⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sleep.s

📁 linux 内核源代码
💻 S
字号:
/* * linux/arch/arm/mach-omap2/sleep.S * * (C) Copyright 2004 * Texas Instruments, <www.ti.com> * Richard Woodruff <r-woodruff2@ti.com> * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <linux/linkage.h>#include <asm/assembler.h>#include <asm/arch/io.h>#include <asm/arch/pm.h>#define A_32KSYNC_CR_V		IO_ADDRESS(OMAP_TIMER32K_BASE+0x10)#define A_PRCM_VOLTCTRL_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x50)#define A_PRCM_CLKCFG_CTRL_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x80)#define A_CM_CLKEN_PLL_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x500)#define A_CM_IDLEST_CKGEN_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x520)#define A_CM_CLKSEL1_PLL_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x540)#define A_CM_CLKSEL2_PLL_V	IO_ADDRESS(OMAP24XX_PRCM_BASE+0x544)#define A_SDRC_DLLA_CTRL_V	IO_ADDRESS(OMAP24XX_SDRC_BASE+0x60)#define	A_SDRC_POWER_V		IO_ADDRESS(OMAP24XX_SDRC_BASE+0x70)#define A_SDRC_RFR_CTRL_V	IO_ADDRESS(OMAP24XX_SDRC_BASE+0xA4)#define A_SDRC0_V		(0xC0000000)#define A_SDRC_MANUAL_V		IO_ADDRESS(OMAP24XX_SDRC_BASE+0xA8)	.text/* * Forces OMAP into idle state * * omap24xx_idle_loop_suspend() - This bit of code just executes the WFI * for normal idles. * * Note: This code get's copied to internal SRAM at boot. When the OMAP *	 wakes up it continues execution at the point it went to sleep. */ENTRY(omap24xx_idle_loop_suspend)	stmfd	sp!, {r0, lr}		@ save registers on stack	mov	r0, #0			@ clear for mcr setup	mcr	p15, 0, r0, c7, c0, 4	@ wait for interrupt	ldmfd	sp!, {r0, pc}		@ restore regs and returnENTRY(omap24xx_idle_loop_suspend_sz)	.word	. - omap24xx_idle_loop_suspend/* * omap242x_cpu_suspend() - Forces OMAP into deep sleep state by completing * SDRC shutdown then ARM shutdown.  Upon wake MPU is back on so just restore * SDRC. * * Input: * R0 :	DLL ctrl value pre-Sleep * R1 : Processor+Revision *	2420: 0x21 = 242xES1, 0x26 = 242xES2.2 *	2430: 0x31 = 2430ES1, 0x32 = 2430ES2 * * The if the DPLL is going to AutoIdle. It seems like the DPLL may be back on * when we get called, but the DLL probably isn't.  We will wait a bit more in * case the DPLL isn't quite there yet. The code will wait on DLL for DDR even * if in unlocked mode. * * For less than 242x-ES2.2 upon wake from a sleep mode where the external * oscillator was stopped, a timing bug exists where a non-stabilized 12MHz * clock can pass into the PRCM can cause problems at DSP and IVA. * To work around this the code will switch to the 32kHz source prior to sleep. * Post sleep we will shift back to using the DPLL.  Apparently, * CM_IDLEST_CLKGEN does not reflect the full clock change so you need to wait * 3x12MHz + 3x32kHz clocks for a full switch. * * The DLL load value is not kept in RETENTION or OFF.	It needs to be restored * at wake */ENTRY(omap24xx_cpu_suspend)	stmfd	sp!, {r0 - r12, lr}	@ save registers on stack	mov	r3, #0x0		@ clear for mrc call	mcr	p15, 0, r3, c7, c10, 4	@ memory barrier, hope SDR/DDR finished	nop	nop	ldr	r3, A_SDRC_POWER	@ addr of sdrc power	ldr	r4, [r3]		@ value of sdrc power	orr	r4, r4, #0x40		@ enable self refresh on idle req	mov	r5, #0x2000		@ set delay (DPLL relock + DLL relock)	str	r4, [r3]		@ make it so	mov	r2, #0	nop	mcr	p15, 0, r2, c7, c0, 4	@ wait for interrupt	noploop:	subs	r5, r5, #0x1		@ awake, wait just a bit	bne	loop	/* The DPLL has on before we take the DDR out of self refresh */	bic	r4, r4, #0x40		@ now clear self refresh bit.	str	r4, [r3]		@ put vlaue back.	ldr	r4, A_SDRC0		@ make a clock happen	ldr	r4, [r4]	nop				@ start auto refresh only after clk ok	movs	r0, r0			@ see if DDR or SDR	ldrne	r1, A_SDRC_DLLA_CTRL_S	@ get addr of DLL ctrl	strne	r0, [r1]		@ rewrite DLLA to force DLL reload	addne	r1, r1, #0x8		@ move to DLLB	strne	r0, [r1]		@ rewrite DLLB to force DLL reload	mov	r5, #0x1000loop2:	subs	r5, r5, #0x1	bne	loop2	/* resume*/	ldmfd	sp!, {r0 - r12, pc}	@ restore regs and returnA_SDRC_POWER:	.word A_SDRC_POWER_VA_SDRC0:	.word A_SDRC0_VA_CM_CLKSEL2_PLL_S:	.word A_CM_CLKSEL2_PLL_VA_CM_CLKEN_PLL:	.word A_CM_CLKEN_PLL_VA_SDRC_DLLA_CTRL_S:	.word A_SDRC_DLLA_CTRL_VA_SDRC_MANUAL_S:	.word A_SDRC_MANUAL_VENTRY(omap24xx_cpu_suspend_sz)	.word	. - omap24xx_cpu_suspend

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -