📄 mc.rpt
字号:
Project Information i:\v\mc.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/07/2007 14:56:29
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
mc EP1K30TC144-3 2 20 0 0 0 % 40 2 %
User Pins: 2 20 0
Project Information i:\v\mc.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
mc@138 agreen
mc@17 aout0
mc@13 aout1
mc@12 aout2
mc@10 aout3
mc@21 aout4
mc@20 aout5
mc@19 aout6
mc@18 aout7
mc@136 ared
mc@135 bgreen
mc@27 bout0
mc@26 bout1
mc@23 bout2
mc@22 bout3
mc@31 bout4
mc@30 bout5
mc@29 bout6
mc@28 bout7
mc@132 bred
mc@87 clear
mc@55 clk
Project Information i:\v\mc.rpt
** FILE HIERARCHY **
|lpm_add_sub:526|
|lpm_add_sub:526|addcore:adder|
|lpm_add_sub:526|altshift:result_ext_latency_ffs|
|lpm_add_sub:526|altshift:carry_ext_latency_ffs|
|lpm_add_sub:526|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:527|
|lpm_add_sub:527|addcore:adder|
|lpm_add_sub:527|altshift:result_ext_latency_ffs|
|lpm_add_sub:527|altshift:carry_ext_latency_ffs|
|lpm_add_sub:527|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:528|
|lpm_add_sub:528|addcore:adder|
|lpm_add_sub:528|altshift:result_ext_latency_ffs|
|lpm_add_sub:528|altshift:carry_ext_latency_ffs|
|lpm_add_sub:528|altshift:oflow_ext_latency_ffs|
Device-Specific Information: i:\v\mc.rpt
mc
***** Logic for device 'mc' compiled without errors.
Device: EP1K30TC144-3
ACEX 1K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R R R R R
E E E E E E E E E E E E E E E E E E E E E E E
S S S S S a S b S S S S V S S S S S S S S S S S S S
E E E E E g E g V E E E E C E E E E E E E V E E E E E E
R R R R R r R a r C R b R R R C R R R R R R R C R R R R R R
V V V V V G e V r e C V r V V G V I G G G G V V V V V V V C V V V V V V
E E E E E N e E e e I E e E E N E N N N N N E E E E E E E I E E E E E E
D D D D D D n D d n O D d D D D D T D D D D D D D D D D D O D D D D D D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GND
GND | 6 103 | VCCINT
RESERVED | 7 102 | RESERVED
RESERVED | 8 101 | RESERVED
RESERVED | 9 100 | RESERVED
aout3 | 10 99 | RESERVED
RESERVED | 11 98 | RESERVED
aout2 | 12 97 | RESERVED
aout1 | 13 96 | RESERVED
RESERVED | 14 95 | RESERVED
GND | 15 94 | VCCIO
VCCINT | 16 93 | GND
aout0 | 17 92 | RESERVED
aout7 | 18 91 | RESERVED
aout6 | 19 EP1K30TC144-3 90 | RESERVED
aout5 | 20 89 | RESERVED
aout4 | 21 88 | RESERVED
bout3 | 22 87 | clear
bout2 | 23 86 | RESERVED
VCCIO | 24 85 | VCCINT
GND | 25 84 | GND
bout1 | 26 83 | RESERVED
bout0 | 27 82 | RESERVED
bout7 | 28 81 | RESERVED
bout6 | 29 80 | RESERVED
bout5 | 30 79 | RESERVED
bout4 | 31 78 | RESERVED
RESERVED | 32 77 | ^MSEL0
RESERVED | 33 76 | ^MSEL1
#TMS | 34 75 | VCCINT
^nSTATUS | 35 74 | ^nCONFIG
RESERVED | 36 73 | RESERVED
| 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 _|
\ 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 |
\---------------------------------------------------------------------------
R R R G R R R R V R R R R V R G V G c G G G R R V R R R R G R R R R V R
E E E N E E E E C E E E E C E N C N l N N N E E C E E E E N E E E E C E
S S S D S S S S C S S S S C S D C D k D D D S S C S S S S D S S S S C S
E E E E E E E I E E E E I E I E E I E E E E E E E E I E
R R R R R R R O R R R R N R N R R O R R R R R R R R O R
V V V V V V V V V V V T V T V V V V V V V V V V V
E E E E E E E E E E E E E E E E E E E E E E E
D D D D D D D D D D D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: i:\v\mc.rpt
mc
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
C24 4/ 8( 50%) 3/ 8( 37%) 3/ 8( 37%) 1/2 0/2 2/22( 9%)
C25 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 1/2 0/2 10/22( 45%)
C29 8/ 8(100%) 2/ 8( 25%) 3/ 8( 37%) 1/2 0/2 9/22( 40%)
C30 8/ 8(100%) 3/ 8( 37%) 7/ 8( 87%) 1/2 0/2 2/22( 9%)
C31 8/ 8(100%) 5/ 8( 62%) 5/ 8( 62%) 1/2 0/2 4/22( 18%)
C32 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 3/22( 13%)
C36 3/ 8( 37%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 6/22( 27%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 1/6 ( 16%)
Total I/O pins used: 21/96 ( 21%)
Total logic cells used: 40/1728 ( 2%)
Total embedded cells used: 0/96 ( 0%)
Total EABs used: 0/6 ( 0%)
Average fan-in: 3.42/4 ( 85%)
Total fan-in: 137/6912 ( 1%)
Total input pins required: 2
Total input I/O cell registers required: 0
Total output pins required: 20
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 40
Total flipflops required: 20
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 15/1728 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 EA 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 8 0 0 0 8 8 8 1 0 0 0 3 40/0
D: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 8 0 0 0 8 8 8 1 0 0 0 3 40/0
Device-Specific Information: i:\v\mc.rpt
mc
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
87 - - E -- INPUT ^ 0 0 0 15 clear
55 - - - -- INPUT G ^ 0 0 0 0 clk
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: i:\v\mc.rpt
mc
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
138 - - - 31 OUTPUT 0 1 0 0 agreen
17 - - C -- OUTPUT 0 1 0 0 aout0
13 - - C -- OUTPUT 0 1 0 0 aout1
12 - - C -- OUTPUT 0 1 0 0 aout2
10 - - B -- OUTPUT 0 1 0 0 aout3
21 - - D -- OUTPUT 0 1 0 0 aout4
20 - - D -- OUTPUT 0 1 0 0 aout5
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -