📄 kbscan.rpt
字号:
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information:d:\se\esd-5_example\dds-320-func\dds--fpga\kbscan.rpt
kbscan
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 2 clk_kb
Device-Specific Information:d:\se\esd-5_example\dds-320-func\dds--fpga\kbscan.rpt
kbscan
** EQUATIONS **
clk_kb : INPUT;
row0 : INPUT;
row1 : INPUT;
row2 : INPUT;
row3 : INPUT;
-- Node name is ':16' = 'cnt0'
-- Equation name is 'cnt0', location is LC6_A2, type is buried.
cnt0 = DFFE( _EQ001, GLOBAL( clk_kb), VCC, VCC, VCC);
_EQ001 = cnt0 & !_LC7_A2
# !cnt0 & _LC7_A2;
-- Node name is ':15' = 'cnt1'
-- Equation name is 'cnt1', location is LC5_A2, type is buried.
cnt1 = DFFE( _EQ002, GLOBAL( clk_kb), VCC, VCC, VCC);
_EQ002 = !cnt0 & cnt1
# cnt0 & !cnt1 & _LC7_A2
# cnt1 & !_LC7_A2;
-- Node name is 'col0'
-- Equation name is 'col0', type is output
col0 = !_LC6_A4;
-- Node name is 'col1'
-- Equation name is 'col1', type is output
col1 = !_LC2_A4;
-- Node name is 'col2'
-- Equation name is 'col2', type is output
col2 = !_LC3_A4;
-- Node name is 'col3'
-- Equation name is 'col3', type is output
col3 = _LC4_A4;
-- Node name is 'data0'
-- Equation name is 'data0', type is output
data0 = TRI(_LC7_A4, !_LC1_A4);
-- Node name is 'data1'
-- Equation name is 'data1', type is output
data1 = TRI(_LC8_A10, !_LC1_A4);
-- Node name is 'data2'
-- Equation name is 'data2', type is output
data2 = TRI(_LC1_A9, !_LC1_A4);
-- Node name is 'data3'
-- Equation name is 'data3', type is output
data3 = TRI(_LC8_A2, !_LC1_A4);
-- Node name is 'int0'
-- Equation name is 'int0', type is output
int0 = _LC5_A4;
-- Node name is ':30'
-- Equation name is '_LC7_A2', type is buried
_LC7_A2 = LCELL( _EQ003);
_EQ003 = row0 & row1 & row2 & row3;
-- Node name is ':277'
-- Equation name is '_LC1_A2', type is buried
!_LC1_A2 = _LC1_A2~NOT;
_LC1_A2~NOT = LCELL( _EQ004);
_EQ004 = !row1
# !row0
# !row2
# row3;
-- Node name is ':292'
-- Equation name is '_LC3_A2', type is buried
!_LC3_A2 = _LC3_A2~NOT;
_LC3_A2~NOT = LCELL( _EQ005);
_EQ005 = !row1
# !row0
# row2
# !row3;
-- Node name is ':307'
-- Equation name is '_LC2_A2', type is buried
!_LC2_A2 = _LC2_A2~NOT;
_LC2_A2~NOT = LCELL( _EQ006);
_EQ006 = !row3
# !row2
# row1
# !row0;
-- Node name is ':322'
-- Equation name is '_LC4_A2', type is buried
!_LC4_A2 = _LC4_A2~NOT;
_LC4_A2~NOT = LCELL( _EQ007);
_EQ007 = !row3
# !row2
# row0
# !row1;
-- Node name is ':409'
-- Equation name is '_LC8_A4', type is buried
_LC8_A4 = LCELL( _EQ008);
_EQ008 = _LC4_A2
# _LC3_A2;
-- Node name is ':1009'
-- Equation name is '_LC3_A4', type is buried
_LC3_A4 = LCELL( _EQ009);
_EQ009 = !cnt0 & cnt1;
-- Node name is ':1017'
-- Equation name is '_LC2_A4', type is buried
_LC2_A4 = LCELL( _EQ010);
_EQ010 = cnt0 & !cnt1;
-- Node name is ':1025'
-- Equation name is '_LC6_A4', type is buried
_LC6_A4 = LCELL( _EQ011);
_EQ011 = !cnt0 & !cnt1;
-- Node name is ':1028'
-- Equation name is '_LC4_A4', type is buried
_LC4_A4 = LCELL( _EQ012);
_EQ012 = !cnt1
# !cnt0;
-- Node name is '~1082~1'
-- Equation name is '~1082~1', location is LC4_A10, type is buried.
-- synthesized logic cell
_LC4_A10 = LCELL( _EQ013);
_EQ013 = _LC1_A2 & !_LC2_A2 & !_LC4_A2
# !_LC2_A2 & _LC3_A2 & !_LC4_A2;
-- Node name is ':1088'
-- Equation name is '_LC8_A2', type is buried
_LC8_A2 = LCELL( _EQ014);
_EQ014 = !cnt0 & cnt1 & _LC4_A10
# cnt0 & !cnt1 & _LC4_A10
# !cnt0 & !cnt1 & _LC1_A2;
-- Node name is ':1106'
-- Equation name is '_LC2_A10', type is buried
_LC2_A10 = LCELL( _EQ015);
_EQ015 = _LC2_A2 & _LC2_A4
# _LC3_A4 & _LC3_A10;
-- Node name is '~1108~1'
-- Equation name is '~1108~1', location is LC3_A10, type is buried.
-- synthesized logic cell
_LC3_A10 = LCELL( _EQ016);
_EQ016 = _LC1_A2 & !_LC4_A2
# _LC2_A2 & !_LC4_A2;
-- Node name is ':1112'
-- Equation name is '_LC1_A9', type is buried
_LC1_A9 = LCELL( _EQ017);
_EQ017 = _LC2_A10 & !_LC6_A4
# _LC1_A10 & _LC6_A4;
-- Node name is '~1113~1'
-- Equation name is '~1113~1', location is LC1_A10, type is buried.
-- synthesized logic cell
_LC1_A10 = LCELL( _EQ018);
_EQ018 = _LC2_A2 & !_LC4_A2
# _LC3_A2 & !_LC4_A2;
-- Node name is '~1134~1'
-- Equation name is '~1134~1', location is LC5_A10, type is buried.
-- synthesized logic cell
!_LC5_A10 = _LC5_A10~NOT;
_LC5_A10~NOT = LCELL( _EQ019);
_EQ019 = !_LC1_A2 & !_LC2_A2 & !_LC3_A2 & !_LC4_A2;
-- Node name is '~1136~1'
-- Equation name is '~1136~1', location is LC6_A10, type is buried.
-- synthesized logic cell
_LC6_A10 = LCELL( _EQ020);
_EQ020 = _LC1_A2 & _LC2_A4
# _LC2_A4 & _LC4_A2;
-- Node name is '~1136~2'
-- Equation name is '~1136~2', location is LC7_A10, type is buried.
-- synthesized logic cell
_LC7_A10 = LCELL( _EQ021);
_EQ021 = _LC2_A2 & _LC3_A4
# _LC3_A4 & _LC4_A2;
-- Node name is ':1136'
-- Equation name is '_LC8_A10', type is buried
_LC8_A10 = LCELL( _EQ022);
_EQ022 = !_LC6_A4 & _LC6_A10
# !_LC6_A4 & _LC7_A10
# _LC4_A10 & _LC6_A4;
-- Node name is ':1157'
-- Equation name is '_LC1_A4', type is buried
!_LC1_A4 = _LC1_A4~NOT;
_LC1_A4~NOT = LCELL( _EQ023);
_EQ023 = cnt0 & cnt1 & _LC4_A2
# !cnt1 & _LC5_A10
# !cnt0 & _LC5_A10;
-- Node name is ':1160'
-- Equation name is '_LC7_A4', type is buried
_LC7_A4 = LCELL( _EQ024);
_EQ024 = cnt0 & !cnt1 & _LC3_A10
# !cnt0 & _LC8_A4;
-- Node name is ':1172'
-- Equation name is '_LC5_A4', type is buried
_LC5_A4 = LCELL( _EQ025);
_EQ025 = cnt0 & cnt1 & !_LC4_A2
# !cnt1 & !_LC5_A10
# !_LC4_A2 & !_LC5_A10
# !cnt0 & !_LC5_A10;
Project Information d:\se\esd-5_example\dds-320-func\dds--fpga\kbscan.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:02
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 23,272K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -