📄 a2d.tan.qmsg
字号:
{ "Info" "ITDB_FULL_TCO_RESULT" "clk ld\[2\] t_data\[2\] 11.673 ns register " "Info: tco from clock \"clk\" to destination pin \"ld\[2\]\" through register \"t_data\[2\]\" is 11.673 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.819 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 3.819 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clk 1 CLK PIN_18 22 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_18; Fanout = 22; CLK Node = 'clk'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.738 ns) + CELL(0.918 ns) 3.819 ns t_data\[2\] 2 REG LC_X3_Y9_N3 1 " "Info: 2: + IC(1.738 ns) + CELL(0.918 ns) = 3.819 ns; Loc. = LC_X3_Y9_N3; Fanout = 1; REG Node = 't_data\[2\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "2.656 ns" { clk t_data[2] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.081 ns ( 54.49 % ) " "Info: Total cell delay = 2.081 ns ( 54.49 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.738 ns ( 45.51 % ) " "Info: Total interconnect delay = 1.738 ns ( 45.51 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.819 ns" { clk t_data[2] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "3.819 ns" { clk clk~combout t_data[2] } { 0.000ns 0.000ns 1.738ns } { 0.000ns 1.163ns 0.918ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.376 ns + " "Info: + Micro clock to output delay of source is 0.376 ns" { } { { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.478 ns + Longest register pin " "Info: + Longest register to pin delay is 7.478 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns t_data\[2\] 1 REG LC_X3_Y9_N3 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X3_Y9_N3; Fanout = 1; REG Node = 't_data\[2\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { t_data[2] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.156 ns) + CELL(2.322 ns) 7.478 ns ld\[2\] 2 PIN PIN_78 0 " "Info: 2: + IC(5.156 ns) + CELL(2.322 ns) = 7.478 ns; Loc. = PIN_78; Fanout = 0; PIN Node = 'ld\[2\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "7.478 ns" { t_data[2] ld[2] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 16 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.322 ns ( 31.05 % ) " "Info: Total cell delay = 2.322 ns ( 31.05 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.156 ns ( 68.95 % ) " "Info: Total interconnect delay = 5.156 ns ( 68.95 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "7.478 ns" { t_data[2] ld[2] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "7.478 ns" { t_data[2] ld[2] } { 0.000ns 5.156ns } { 0.000ns 2.322ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.819 ns" { clk t_data[2] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "3.819 ns" { clk clk~combout t_data[2] } { 0.000ns 0.000ns 1.738ns } { 0.000ns 1.163ns 0.918ns } "" } } { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "7.478 ns" { t_data[2] ld[2] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "7.478 ns" { t_data[2] ld[2] } { 0.000ns 5.156ns } { 0.000ns 2.322ns } "" } } } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0}
{ "Info" "ITDB_TH_RESULT" "t_data\[4\] datain\[4\] clk -1.040 ns register " "Info: th for register \"t_data\[4\]\" (data pin = \"datain\[4\]\", clock pin = \"clk\") is -1.040 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.819 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 3.819 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clk 1 CLK PIN_18 22 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_18; Fanout = 22; CLK Node = 'clk'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.738 ns) + CELL(0.918 ns) 3.819 ns t_data\[4\] 2 REG LC_X3_Y9_N2 1 " "Info: 2: + IC(1.738 ns) + CELL(0.918 ns) = 3.819 ns; Loc. = LC_X3_Y9_N2; Fanout = 1; REG Node = 't_data\[4\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "2.656 ns" { clk t_data[4] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.081 ns ( 54.49 % ) " "Info: Total cell delay = 2.081 ns ( 54.49 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.738 ns ( 45.51 % ) " "Info: Total interconnect delay = 1.738 ns ( 45.51 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.819 ns" { clk t_data[4] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "3.819 ns" { clk clk~combout t_data[4] } { 0.000ns 0.000ns 1.738ns } { 0.000ns 1.163ns 0.918ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "0.221 ns + " "Info: + Micro hold delay of destination is 0.221 ns" { } { { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.080 ns - Shortest pin register " "Info: - Shortest pin to register delay is 5.080 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.132 ns) 1.132 ns datain\[4\] 1 PIN PIN_5 1 " "Info: 1: + IC(0.000 ns) + CELL(1.132 ns) = 1.132 ns; Loc. = PIN_5; Fanout = 1; PIN Node = 'datain\[4\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { datain[4] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 14 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(3.668 ns) + CELL(0.280 ns) 5.080 ns t_data\[4\] 2 REG LC_X3_Y9_N2 1 " "Info: 2: + IC(3.668 ns) + CELL(0.280 ns) = 5.080 ns; Loc. = LC_X3_Y9_N2; Fanout = 1; REG Node = 't_data\[4\]'" { } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.948 ns" { datain[4] t_data[4] } "NODE_NAME" } } { "a2d.vhd" "" { Text "E:/08design/works/a2d/a2d.vhd" 30 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.412 ns ( 27.80 % ) " "Info: Total cell delay = 1.412 ns ( 27.80 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.668 ns ( 72.20 % ) " "Info: Total interconnect delay = 3.668 ns ( 72.20 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "5.080 ns" { datain[4] t_data[4] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "5.080 ns" { datain[4] datain[4]~combout t_data[4] } { 0.000ns 0.000ns 3.668ns } { 0.000ns 1.132ns 0.280ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} } { { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.819 ns" { clk t_data[4] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "3.819 ns" { clk clk~combout t_data[4] } { 0.000ns 0.000ns 1.738ns } { 0.000ns 1.163ns 0.918ns } "" } } { "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/install files/70/quartus/bin/TimingClosureFloorplan.fld" "" "5.080 ns" { datain[4] t_data[4] } "NODE_NAME" } } { "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "e:/install files/70/quartus/bin/Technology_Viewer.qrui" "5.080 ns" { datain[4] datain[4]~combout t_data[4] } { 0.000ns 0.000ns 3.668ns } { 0.000ns 1.132ns 0.280ns } "" } } } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 1 Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "100 " "Info: Allocated 100 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0} { "Info" "IQEXE_END_BANNER_TIME" "Sun Apr 20 22:02:07 2008 " "Info: Processing ended: Sun Apr 20 22:02:07 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -