📄 spntestg.lst
字号:
A51 MACRO ASSEMBLER SPNTESTG 06/12/2005 13:40:16 PAGE 1
MACRO ASSEMBLER A51 V6.14a
OBJECT MODULE PLACED IN SpntestG.OBJ
ASSEMBLER INVOKED BY: C:\Cygnal\IDEfiles\C51\BIN\a51.exe SpntestG.asm XR GEN DB EP NOMOD51
LOC OBJ LINE SOURCE
1 ;==================================
2 ; 8051F005 test programe
3 ;---------------------------------
4 ;---------------------------------
5 name f005_test
6
7 ;$include (C8051F000.inc)
+1 8 ;-----------------------------------------------------------------------------
+1 9 ; Copyright (C) 2001 CYGNAL INTEGRATED PRODUCTS, INC.
+1 10 ; All rights reserved.
+1 11 ;
+1 12 ;
+1 13 ; FILE NAME : C8051F000.INC
+1 14 ; TARGET MCUs : C8051F000, 'F001, 'F002, 'F010, 'F011, 'F012, 'F005, 'F006,
+1 15 ; 'F007, 'F015, 'F016 and 'F017
+1 16 ; DESCRIPTION : Register/bit definitions for the C8051F0xx product family.
+1 17 ;
+1 18 ; REVISION 1.9
+1 19 ;
+1 20 ;-----------------------------------------------------------------------------
+1 21 ;REGISTER DEFINITIONS
+1 22 ;
0080 +1 23 P0 DATA 080H ; PORT 0
0081 +1 24 SP DATA 081H ; STACK POINTER
0082 +1 25 DPL DATA 082H ; DATA POINTER - LOW BYTE
0083 +1 26 DPH DATA 083H ; DATA POINTER - HIGH BYTE
0087 +1 27 PCON DATA 087H ; POWER CONTROL
0088 +1 28 TCON DATA 088H ; TIMER CONTROL
0089 +1 29 TMOD DATA 089H ; TIMER MODE
008A +1 30 TL0 DATA 08AH ; TIMER 0 - LOW BYTE
008B +1 31 TL1 DATA 08BH ; TIMER 1 - LOW BYTE
008C +1 32 TH0 DATA 08CH ; TIMER 0 - HIGH BYTE
008D +1 33 TH1 DATA 08DH ; TIMER 1 - HIGH BYTE
008E +1 34 CKCON DATA 08EH ; CLOCK CONTROL
008F +1 35 PSCTL DATA 08FH ; PROGRAM STORE R/W CONTROL
0090 +1 36 P1 DATA 090H ; PORT 1
0091 +1 37 TMR3CN DATA 091H ; TIMER 3 CONTROL
0092 +1 38 TMR3RLL DATA 092H ; TIMER 3 RELOAD REGISTER - LOW BYTE
0093 +1 39 TMR3RLH DATA 093H ; TIMER 3 RELOAD REGISTER - HIGH BYTE
0094 +1 40 TMR3L DATA 094H ; TIMER 3 - LOW BYTE
0095 +1 41 TMR3H DATA 095H ; TIMER 3 - HIGH BYTE
0098 +1 42 SCON DATA 098H ; SERIAL PORT CONTROL
0099 +1 43 SBUF DATA 099H ; SERIAL PORT BUFFER
009A +1 44 SPI0CFG DATA 09AH ; SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION
009B +1 45 SPI0DAT DATA 09BH ; SERIAL PERIPHERAL INTERFACE 0 DATA
009D +1 46 SPI0CKR DATA 09DH ; SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL
009E +1 47 CPT0CN DATA 09EH ; COMPARATOR 0 CONTROL
009F +1 48 CPT1CN DATA 09FH ; COMPARATOR 1 CONTROL
00A0 +1 49 P2 DATA 0A0H ; PORT 2
00A4 +1 50 PRT0CF DATA 0A4H ; PORT 0 CONFIGURATION
00A5 +1 51 PRT1CF DATA 0A5H ; PORT 1 CONFIGURATION
00A6 +1 52 PRT2CF DATA 0A6H ; PORT 2 CONFIGURATION
00A7 +1 53 PRT3CF DATA 0A7H ; PORT 3 CONFIGURATION
00A8 +1 54 IE DATA 0A8H ; INTERRUPT ENABLE
00AD +1 55 PRT1IF DATA 0ADH ; PORT 1 EXTERNAL INTERRUPT FLAGS
00AF +1 56 EMI0CN DATA 0AFH ; EXTERNAL MEMORY INTERFACE CONTROL
00B0 +1 57 P3 DATA 0B0H ; PORT 3
00B1 +1 58 OSCXCN DATA 0B1H ; EXTERNAL OSCILLATOR CONTROL
A51 MACRO ASSEMBLER SPNTESTG 06/12/2005 13:40:16 PAGE 2
00B2 +1 59 OSCICN DATA 0B2H ; INTERNAL OSCILLATOR CONTROL
00B6 +1 60 FLSCL DATA 0B6H ; FLASH MEMORY TIMING PRESCALER
00B7 +1 61 FLACL DATA 0B7H ; FLASH ACESS LIMIT
00B8 +1 62 IP DATA 0B8H ; INTERRUPT PRIORITY
00BA +1 63 AMX0CF DATA 0BAH ; ADC 0 MUX CONFIGURATION
00BB +1 64 AMX0SL DATA 0BBH ; ADC 0 MUX CHANNEL SELECTION
00BC +1 65 ADC0CF DATA 0BCH ; ADC 0 CONFIGURATION
00BE +1 66 ADC0L DATA 0BEH ; ADC 0 DATA - LOW BYTE
00BF +1 67 ADC0H DATA 0BFH ; ADC 0 DATA - HIGH BYTE
00C0 +1 68 SMB0CN DATA 0C0H ; SMBUS 0 CONTROL
00C1 +1 69 SMB0STA DATA 0C1H ; SMBUS 0 STATUS
00C2 +1 70 SMB0DAT DATA 0C2H ; SMBUS 0 DATA
00C3 +1 71 SMB0ADR DATA 0C3H ; SMBUS 0 SLAVE ADDRESS
00C4 +1 72 ADC0GTL DATA 0C4H ; ADC 0 GREATER-THAN REGISTER - LOW BYTE
00C5 +1 73 ADC0GTH DATA 0C5H ; ADC 0 GREATER-THAN REGISTER - HIGH BYTE
00C6 +1 74 ADC0LTL DATA 0C6H ; ADC 0 LESS-THAN REGISTER - LOW BYTE
00C7 +1 75 ADC0LTH DATA 0C7H ; ADC 0 LESS-THAN REGISTER - HIGH BYTE
00C8 +1 76 T2CON DATA 0C8H ; TIMER 2 CONTROL
00CA +1 77 RCAP2L DATA 0CAH ; TIMER 2 CAPTURE REGISTER - LOW BYTE
00CB +1 78 RCAP2H DATA 0CBH ; TIMER 2 CAPTURE REGISTER - HIGH BYTE
00CC +1 79 TL2 DATA 0CCH ; TIMER 2 - LOW BYTE
00CD +1 80 TH2 DATA 0CDH ; TIMER 2 - HIGH BYTE
00CF +1 81 SMB0CR DATA 0CFH ; SMBUS 0 CLOCK RATE
00D0 +1 82 PSW DATA 0D0H ; PROGRAM STATUS WORD
00D1 +1 83 REF0CN DATA 0D1H ; VOLTAGE REFERENCE 0 CONTROL
00D2 +1 84 DAC0L DATA 0D2H ; DAC 0 REGISTER - LOW BYTE
00D3 +1 85 DAC0H DATA 0D3H ; DAC 0 REGISTER - HIGH BYTE
00D4 +1 86 DAC0CN DATA 0D4H ; DAC 0 CONTROL
00D5 +1 87 DAC1L DATA 0D5H ; DAC 1 REGISTER - LOW BYTE
00D6 +1 88 DAC1H DATA 0D6H ; DAC 1 REGISTER - HIGH BYTE
00D7 +1 89 DAC1CN DATA 0D7H ; DAC 1 CONTROL
00D8 +1 90 PCA0CN DATA 0D8H ; PCA 0 COUNTER CONTROL
00D9 +1 91 PCA0MD DATA 0D9H ; PCA 0 COUNTER MODE
00DA +1 92 PCA0CPM0 DATA 0DAH ; CONTROL REGISTER FOR PCA 0 MODULE 0
00DB +1 93 PCA0CPM1 DATA 0DBH ; CONTROL REGISTER FOR PCA 0 MODULE 1
00DC +1 94 PCA0CPM2 DATA 0DCH ; CONTROL REGISTER FOR PCA 0 MODULE 2
00DD +1 95 PCA0CPM3 DATA 0DDH ; CONTROL REGISTER FOR PCA 0 MODULE 3
00DE +1 96 PCA0CPM4 DATA 0DEH ; CONTROL REGISTER FOR PCA 0 MODULE 4
00E0 +1 97 ACC DATA 0E0H ; ACCUMULATOR
00E1 +1 98 XBR0 DATA 0E1H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 0
00E2 +1 99 XBR1 DATA 0E2H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 1
00E3 +1 100 XBR2 DATA 0E3H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 2
00E6 +1 101 EIE1 DATA 0E6H ; EXTERNAL INTERRUPT ENABLE 1
00E7 +1 102 EIE2 DATA 0E7H ; EXTERNAL INTERRUPT ENABLE 2
00E8 +1 103 ADC0CN DATA 0E8H ; ADC 0 CONTROL
00E9 +1 104 PCA0L DATA 0E9H ; PCA 0 TIMER - LOW BYTE
00EA +1 105 PCA0CPL0 DATA 0EAH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE
00EB +1 106 PCA0CPL1 DATA 0EBH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE
00EC +1 107 PCA0CPL2 DATA 0ECH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE
00ED +1 108 PCA0CPL3 DATA 0EDH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE
00EE +1 109 PCA0CPL4 DATA 0EEH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE
00EF +1 110 RSTSRC DATA 0EFH ; RESET SOURCE
00F0 +1 111 B DATA 0F0H ; B REGISTER
00F6 +1 112 EIP1 DATA 0F6H ; EXTERNAL INTERRUPT PRIORITY REGISTER 1
00F7 +1 113 EIP2 DATA 0F7H ; EXTERNAL INTERRUPT PRIORITY REGISTER 2
00F8 +1 114 SPI0CN DATA 0F8H ; SERIAL PERIPHERAL INTERFACE 0 CONTROL
00F9 +1 115 PCA0H DATA 0F9H ; PCA 0 TIMER - HIGH BYTE
00FA +1 116 PCA0CPH0 DATA 0FAH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE
00FB +1 117 PCA0CPH1 DATA 0FBH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE
00FC +1 118 PCA0CPH2 DATA 0FCH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE
00FD +1 119 PCA0CPH3 DATA 0FDH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE
00FE +1 120 PCA0CPH4 DATA 0FEH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE
00FF +1 121 WDTCN DATA 0FFH ; WATCHDOG TIMER CONTROL
+1 122 ;
+1 123 ;------------------------------------------------------------------------------
+1 124 ;BIT DEFINITIONS
A51 MACRO ASSEMBLER SPNTESTG 06/12/2005 13:40:16 PAGE 3
+1 125 ;
+1 126 ; TCON 88H
0088 +1 127 IT0 BIT TCON.0 ; EXT. INTERRUPT 0 TYPE
0089 +1 128 IE0 BIT TCON.1 ; EXT. INTERRUPT 0 EDGE FLAG
008A +1 129 IT1 BIT TCON.2 ; EXT. INTERRUPT 1 TYPE
008B +1 130 IE1 BIT TCON.3 ; EXT. INTERRUPT 1 EDGE FLAG
008C +1 131 TR0 BIT TCON.4 ; TIMER 0 ON/OFF CONTROL
008D +1 132 TF0 BIT TCON.5 ; TIMER 0 OVERFLOW FLAG
008E +1 133 TR1 BIT TCON.6 ; TIMER 1 ON/OFF CONTROL
008F +1 134 TF1 BIT TCON.7 ; TIMER 1 OVERFLOW FLAG
+1 135 ;
+1 136 ; SCON 98H
0098 +1 137 RI BIT SCON.0 ; RECEIVE INTERRUPT FLAG
0099 +1 138 TI BIT SCON.1 ; TRANSMIT INTERRUPT FLAG
009A +1 139 RB8 BIT SCON.2 ; RECEIVE BIT 8
009B +1 140 TB8 BIT SCON.3 ; TRANSMIT BIT 8
009C +1 141 REN BIT SCON.4 ; RECEIVE ENABLE
009D +1 142 SM2 BIT SCON.5 ; MULTIPROCESSOR COMMUNICATION ENABLE
009E +1 143 SM1 BIT SCON.6 ; SERIAL MODE CONTROL BIT 1
009F +1 144 SM0 BIT SCON.7 ; SERIAL MODE CONTROL BIT 0
+1 145 ;
+1 146 ; IE A8H
00A8 +1 147 EX0 BIT IE.0 ; EXTERNAL INTERRUPT 0 ENABLE
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -