⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 clkscan1.fit.qmsg

📁 采用Quartus2编写的数码管扫描显示电路 共有三个电路 电路1:当按下启动计时按钮时
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 148 04/26/2005 SJ Full Version " "Info: Version 5.0 Build 148 04/26/2005 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Apr 14 20:57:21 2008 " "Info: Processing started: Mon Apr 14 20:57:21 2008" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off clkscan1 -c clkscan1 " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off clkscan1 -c clkscan1" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "clkscan1 EP1C12Q240C8 " "Info: Selected device EP1C12Q240C8 for design \"clkscan1\"" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C6Q240C8 " "Info: Device EP1C6Q240C8 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "4 23 " "Info: No exact pin location assignment(s) for 4 pins of 23 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "scan_data\[3\] " "Info: Pin scan_data\[3\] not assigned to an exact location on the device" {  } { { "clkscan1.bdf" "" { Schematic "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.bdf" { { 240 752 928 256 "scan_data\[3..0\]" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "scan_data\[3\]" } } } } { "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" "" { Report "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" Compiler "clkscan1" "UNKNOWN" "V1" "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1.quartus_db" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/" "" "" { scan_data[3] } "NODE_NAME" } "" } } { "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" "" { scan_data[3] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "scan_data\[2\] " "Info: Pin scan_data\[2\] not assigned to an exact location on the device" {  } { { "clkscan1.bdf" "" { Schematic "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.bdf" { { 240 752 928 256 "scan_data\[3..0\]" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "scan_data\[2\]" } } } } { "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" "" { Report "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" Compiler "clkscan1" "UNKNOWN" "V1" "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1.quartus_db" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/" "" "" { scan_data[2] } "NODE_NAME" } "" } } { "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" "" { scan_data[2] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "scan_data\[1\] " "Info: Pin scan_data\[1\] not assigned to an exact location on the device" {  } { { "clkscan1.bdf" "" { Schematic "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.bdf" { { 240 752 928 256 "scan_data\[3..0\]" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "scan_data\[1\]" } } } } { "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" "" { Report "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" Compiler "clkscan1" "UNKNOWN" "V1" "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1.quartus_db" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/" "" "" { scan_data[1] } "NODE_NAME" } "" } } { "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" "" { scan_data[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "scan_data\[0\] " "Info: Pin scan_data\[0\] not assigned to an exact location on the device" {  } { { "clkscan1.bdf" "" { Schematic "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.bdf" { { 240 752 928 256 "scan_data\[3..0\]" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "scan_data\[0\]" } } } } { "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" "" { Report "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1_cmp.qrpt" Compiler "clkscan1" "UNKNOWN" "V1" "e:/实验四 数码管扫描显示电路/clkscan1/db/clkscan1.quartus_db" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/" "" "" { scan_data[0] } "NODE_NAME" } "" } } { "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" { Floorplan "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.fld" "" "" { scan_data[0] } "NODE_NAME" } }  } 0}  } {  } 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_GLOBAL_LINES_NEEDED_FOR_TORNADO_DQS" "0 " "Info: DQS I/O pins require 0 global routing resources." {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk Global clock in PIN 28 " "Info: Automatically promoted signal \"clk\" to use Global clock in PIN 28" {  } { { "clkscan1.bdf" "" { Schematic "e:/实验四 数码管扫描显示电路/clkscan1/clkscan1.bdf" { { 120 80 248 136 "clk" "" } } } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clkdiv:inst\|clk_1KHz Global clock " "Info: Automatically promoted signal \"clkdiv:inst\|clk_1KHz\" to use Global clock" {  } { { "clkdiv.v" "" { Text "e:/实验四 数码管扫描显示电路/clkscan1/clkdiv.v" 6 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clkdiv:inst\|clk_4Hz Global clock " "Info: Automatically promoted signal \"clkdiv:inst\|clk_4Hz\" to use Global clock" {  } { { "clkdiv.v" "" { Text "e:/实验四 数码管扫描显示电路/clkscan1/clkdiv.v" 6 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "button:inst4\|signal Global clock " "Info: Automatically promoted signal \"button:inst4\|signal\" to use Global clock" {  } { { "button.v" "" { Text "e:/实验四 数码管扫描显示电路/clkscan1/button.v" 4 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" {  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -