basecpu.py

来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· Python 代码 · 共 155 行

PY
155
字号
from m5.SimObject import SimObjectfrom m5.params import *from m5.proxy import *from m5 import build_envfrom Bus import Busfrom InstTracer import InstTracerfrom ExeTracer import ExeTracerimport sysdefault_tracer = ExeTracer()if build_env['TARGET_ISA'] == 'alpha':    from AlphaTLB import AlphaDTB, AlphaITBelif build_env['TARGET_ISA'] == 'sparc':    from SparcTLB import SparcDTB, SparcITBelif build_env['TARGET_ISA'] == 'mips':    from MipsTLB import MipsTLB,MipsDTB, MipsITB, MipsUTBelif build_env['TARGET_ISA'] == 'arm':    from ArmTLB import ArmTLB, ArmDTB, ArmITB, ArmUTBclass BaseCPU(SimObject):    type = 'BaseCPU'    abstract = True    system = Param.System(Parent.any, "system object")    cpu_id = Param.Int("CPU identifier")    if build_env['FULL_SYSTEM']:        do_quiesce = Param.Bool(True, "enable quiesce instructions")        do_checkpoint_insts = Param.Bool(True,            "enable checkpoint pseudo instructions")        do_statistics_insts = Param.Bool(True,            "enable statistics pseudo instructions")    else:        workload = VectorParam.Process("processes to run")    if build_env['TARGET_ISA'] == 'sparc':        dtb = Param.SparcDTB(SparcDTB(), "Data TLB")        itb = Param.SparcITB(SparcITB(), "Instruction TLB")    elif build_env['TARGET_ISA'] == 'alpha':        dtb = Param.AlphaDTB(AlphaDTB(), "Data TLB")        itb = Param.AlphaITB(AlphaITB(), "Instruction TLB")    elif build_env['TARGET_ISA'] == 'mips':        UnifiedTLB = Param.Bool(True, "Is this a Unified TLB?")        dtb = Param.MipsDTB(MipsDTB(), "Data TLB")        itb = Param.MipsITB(MipsITB(), "Instruction TLB")        tlb = Param.MipsUTB(MipsUTB(), "Unified TLB")    elif build_env['TARGET_ISA'] == 'arm':        UnifiedTLB = Param.Bool(True, "Is this a Unified TLB?")        dtb = Param.ArmDTB(ArmDTB(), "Data TLB")        itb = Param.ArmITB(ArmITB(), "Instruction TLB")        tlb = Param.ArmUTB(ArmUTB(), "Unified TLB")    else:        print "Don't know what TLB to use for ISA %s" % \            build_env['TARGET_ISA']        sys.exit(1)    max_insts_all_threads = Param.Counter(0,        "terminate when all threads have reached this inst count")    max_insts_any_thread = Param.Counter(0,        "terminate when any thread reaches this inst count")    max_loads_all_threads = Param.Counter(0,        "terminate when all threads have reached this load count")    max_loads_any_thread = Param.Counter(0,        "terminate when any thread reaches this load count")    progress_interval = Param.Tick(0,        "interval to print out the progress message")    defer_registration = Param.Bool(False,        "defer registration with system (for sampling)")    clock = Param.Clock('1t', "clock speed")    phase = Param.Latency('0ns', "clock phase")    tracer = Param.InstTracer(default_tracer, "Instruction tracer")    _mem_ports = []    def connectMemPorts(self, bus):        for p in self._mem_ports:            if p != 'physmem_port':                exec('self.%s = bus.port' % p)    def addPrivateSplitL1Caches(self, ic, dc):        assert(len(self._mem_ports) < 6)        self.icache = ic        self.dcache = dc        self.icache_port = ic.cpu_side        self.dcache_port = dc.cpu_side        self._mem_ports = ['icache.mem_side', 'dcache.mem_side']    def addTwoLevelCacheHierarchy(self, ic, dc, l2c):        self.addPrivateSplitL1Caches(ic, dc)        self.toL2Bus = Bus()        self.connectMemPorts(self.toL2Bus)        self.l2cache = l2c        self.l2cache.cpu_side = self.toL2Bus.port        self._mem_ports = ['l2cache.mem_side']    if build_env['TARGET_ISA'] == 'mips':        CP0_IntCtl_IPTI = Param.Unsigned(0,"No Description")        CP0_IntCtl_IPPCI = Param.Unsigned(0,"No Description")        CP0_SrsCtl_HSS = Param.Unsigned(0,"No Description")        CP0_EBase_CPUNum = Param.Unsigned(0,"No Description")        CP0_PRId_CompanyOptions = Param.Unsigned(0,"Company Options in Processor ID Register")        CP0_PRId_CompanyID = Param.Unsigned(0,"Company Identifier in Processor ID Register")        CP0_PRId_ProcessorID = Param.Unsigned(1,"Processor ID (0=>Not MIPS32/64 Processor, 1=>MIPS, 2-255 => Other Company")        CP0_PRId_Revision = Param.Unsigned(0,"Processor Revision Number in Processor ID Register")        CP0_Config_BE = Param.Unsigned(0,"Big Endian?")        CP0_Config_AT = Param.Unsigned(0,"No Description")        CP0_Config_AR = Param.Unsigned(0,"No Description")        CP0_Config_MT = Param.Unsigned(0,"No Description")        CP0_Config_VI = Param.Unsigned(0,"No Description")        CP0_Config1_M = Param.Unsigned(0,"Config2 Implemented?")        CP0_Config1_MMU = Param.Unsigned(0,"MMU Type")        CP0_Config1_IS = Param.Unsigned(0,"No Description")        CP0_Config1_IL = Param.Unsigned(0,"No Description")        CP0_Config1_IA = Param.Unsigned(0,"No Description")        CP0_Config1_DS = Param.Unsigned(0,"No Description")        CP0_Config1_DL = Param.Unsigned(0,"No Description")        CP0_Config1_DA = Param.Unsigned(0,"No Description")        CP0_Config1_C2 = Param.Bool(False,"No Description")        CP0_Config1_MD = Param.Bool(False,"No Description")        CP0_Config1_PC = Param.Bool(False,"No Description")        CP0_Config1_WR = Param.Bool(False,"No Description")        CP0_Config1_CA = Param.Bool(False,"No Description")        CP0_Config1_EP = Param.Bool(False,"No Description")        CP0_Config1_FP = Param.Bool(False,"FPU Implemented?")        CP0_Config2_M = Param.Bool(False,"Config3 Implemented?")        CP0_Config2_TU = Param.Unsigned(0,"No Description")        CP0_Config2_TS = Param.Unsigned(0,"No Description")        CP0_Config2_TL = Param.Unsigned(0,"No Description")        CP0_Config2_TA = Param.Unsigned(0,"No Description")        CP0_Config2_SU = Param.Unsigned(0,"No Description")        CP0_Config2_SS = Param.Unsigned(0,"No Description")        CP0_Config2_SL = Param.Unsigned(0,"No Description")        CP0_Config2_SA = Param.Unsigned(0,"No Description")        CP0_Config3_M = Param.Bool(False,"Config4 Implemented?")        CP0_Config3_DSPP = Param.Bool(False,"DSP Extensions Present?")        CP0_Config3_LPA = Param.Bool(False,"No Description")        CP0_Config3_VEIC = Param.Bool(False,"No Description")        CP0_Config3_VInt = Param.Bool(False,"No Description")        CP0_Config3_SP = Param.Bool(False,"No Description")        CP0_Config3_MT = Param.Bool(False,"Multithreading Extensions Present?")        CP0_Config3_SM = Param.Bool(False,"No Description")        CP0_Config3_TL = Param.Bool(False,"No Description")        CP0_WatchHi_M = Param.Bool(False,"No Description")        CP0_PerfCtr_M = Param.Bool(False,"No Description")        CP0_PerfCtr_W = Param.Bool(False,"No Description")        CP0_PRId = Param.Unsigned(0,"CP0 Status Register")        CP0_Config = Param.Unsigned(0,"CP0 Config Register")        CP0_Config1 = Param.Unsigned(0,"CP0 Config1 Register")        CP0_Config2 = Param.Unsigned(0,"CP0 Config2 Register")        CP0_Config3 = Param.Unsigned(0,"CP0 Config3 Register")

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?