miscregfile.hh

来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· HH 代码 · 共 306 行

HH
306
字号
/* * Copyright (c) 2003, 2004, 2005 * The Regents of The University of Michigan * All Rights Reserved * * This code is part of the M5 simulator. * * Permission is granted to use, copy, create derivative works and * redistribute this software and such derivative works for any * purpose, so long as the copyright notice above, this grant of * permission, and the disclaimer below appear in all copies made; and * so long as the name of The University of Michigan is not used in * any advertising or publicity pertaining to the use or distribution * of this software without specific, written prior authorization. * * THIS SOFTWARE IS PROVIDED AS IS, WITHOUT REPRESENTATION FROM THE * UNIVERSITY OF MICHIGAN AS TO ITS FITNESS FOR ANY PURPOSE, AND * WITHOUT WARRANTY BY THE UNIVERSITY OF MICHIGAN OF ANY KIND, EITHER * EXPRESS OR IMPLIED, INCLUDING WITHOUT LIMITATION THE IMPLIED * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE. THE REGENTS OF THE UNIVERSITY OF MICHIGAN SHALL NOT BE * LIABLE FOR ANY DAMAGES, INCLUDING DIRECT, SPECIAL, INDIRECT, * INCIDENTAL, OR CONSEQUENTIAL DAMAGES, WITH RESPECT TO ANY CLAIM * ARISING OUT OF OR IN CONNECTION WITH THE USE OF THE SOFTWARE, EVEN * IF IT HAS BEEN OR IS HEREAFTER ADVISED OF THE POSSIBILITY OF SUCH * DAMAGES. * * Authors: Gabe M. Black *          Ali G. Saidi */#ifndef __ARCH_SPARC_MISCREGFILE_HH__#define __ARCH_SPARC_MISCREGFILE_HH__#include "arch/sparc/faults.hh"#include "arch/sparc/isa_traits.hh"#include "arch/sparc/types.hh"#include "cpu/cpuevent.hh"#include <string>class Checkpoint;namespace SparcISA{    //These functions map register indices to names    std::string getMiscRegName(RegIndex);    enum MiscRegIndex    {        /** Ancillary State Registers *///        MISCREG_Y,//        MISCREG_CCR,        MISCREG_ASI,        MISCREG_TICK,        MISCREG_FPRS,        MISCREG_PCR,        MISCREG_PIC,        MISCREG_GSR,        MISCREG_SOFTINT_SET,        MISCREG_SOFTINT_CLR,        MISCREG_SOFTINT, /* 10 */        MISCREG_TICK_CMPR,        MISCREG_STICK,        MISCREG_STICK_CMPR,        /** Privilged Registers */        MISCREG_TPC,        MISCREG_TNPC,        MISCREG_TSTATE,        MISCREG_TT,        MISCREG_PRIVTICK,        MISCREG_TBA,        MISCREG_PSTATE, /* 20 */        MISCREG_TL,        MISCREG_PIL,        MISCREG_CWP,//        MISCREG_CANSAVE,//        MISCREG_CANRESTORE,//        MISCREG_CLEANWIN,//        MISCREG_OTHERWIN,//        MISCREG_WSTATE,        MISCREG_GL,        /** Hyper privileged registers */        MISCREG_HPSTATE, /* 30 */        MISCREG_HTSTATE,        MISCREG_HINTP,        MISCREG_HTBA,        MISCREG_HVER,        MISCREG_STRAND_STS_REG,        MISCREG_HSTICK_CMPR,        /** Floating Point Status Register */        MISCREG_FSR,        /** MMU Internal Registers */        MISCREG_MMU_P_CONTEXT,        MISCREG_MMU_S_CONTEXT, /* 40 */        MISCREG_MMU_PART_ID,        MISCREG_MMU_LSU_CTRL,        /** Scratchpad regiscers **/        MISCREG_SCRATCHPAD_R0, /* 60 */        MISCREG_SCRATCHPAD_R1,        MISCREG_SCRATCHPAD_R2,        MISCREG_SCRATCHPAD_R3,        MISCREG_SCRATCHPAD_R4,        MISCREG_SCRATCHPAD_R5,        MISCREG_SCRATCHPAD_R6,        MISCREG_SCRATCHPAD_R7,        /* CPU Queue Registers */        MISCREG_QUEUE_CPU_MONDO_HEAD,        MISCREG_QUEUE_CPU_MONDO_TAIL,        MISCREG_QUEUE_DEV_MONDO_HEAD, /* 70 */        MISCREG_QUEUE_DEV_MONDO_TAIL,        MISCREG_QUEUE_RES_ERROR_HEAD,        MISCREG_QUEUE_RES_ERROR_TAIL,        MISCREG_QUEUE_NRES_ERROR_HEAD,        MISCREG_QUEUE_NRES_ERROR_TAIL,        /* All the data for the TLB packed up in one register. */        MISCREG_TLB_DATA,        MISCREG_NUMMISCREGS    };    struct HPSTATE {        const static uint64_t id = 0x800;   // this impl. dependent (id) field m        const static uint64_t ibe = 0x400;        const static uint64_t red = 0x20;        const static uint64_t hpriv = 0x4;        const static uint64_t tlz = 0x1;    };    struct PSTATE {        const static int cle = 0x200;        const static int tle = 0x100;        const static int mm = 0xC0;        const static int pef = 0x10;        const static int am = 0x8;        const static int priv = 0x4;        const static int ie = 0x2;    };    struct STS {        const static int st_idle     = 0x00;        const static int st_wait     = 0x01;        const static int st_halt     = 0x02;        const static int st_run      = 0x05;        const static int st_spec_run = 0x07;        const static int st_spec_rdy = 0x13;        const static int st_ready    = 0x19;        const static int active      = 0x01;        const static int speculative = 0x04;        const static int shft_id     = 8;        const static int shft_fsm0   = 31;        const static int shft_fsm1   = 26;        const static int shft_fsm2   = 21;        const static int shft_fsm3   = 16;    };    const int NumMiscArchRegs = MISCREG_NUMMISCREGS;    const int NumMiscRegs = MISCREG_NUMMISCREGS;    // The control registers, broken out into fields    class MiscRegFile    {      private:        /* ASR Registers */        //uint64_t y;		// Y (used in obsolete multiplication)        //uint8_t ccr;		// Condition Code Register        uint8_t asi;		// Address Space Identifier        uint64_t tick;		// Hardware clock-tick counter        uint8_t	fprs;		// Floating-Point Register State        uint64_t gsr;		// General Status Register        uint64_t softint;        uint64_t tick_cmpr;	// Hardware tick compare registers        uint64_t stick;		// Hardware clock-tick counter        uint64_t stick_cmpr;	// Hardware tick compare registers        /* Privileged Registers */        uint64_t tpc[MaxTL];	// Trap Program Counter (value from                                // previous trap level)        uint64_t tnpc[MaxTL];	// Trap Next Program Counter (value from                                // previous trap level)        uint64_t tstate[MaxTL];	// Trap State        uint16_t tt[MaxTL];	// Trap Type (Type of trap which occured                                // on the previous level)        uint64_t tba;		// Trap Base Address        uint16_t pstate;	// Process State Register        uint8_t tl;		// Trap Level        uint8_t pil;		// Process Interrupt Register        uint8_t cwp;		// Current Window Pointer        //uint8_t cansave;	// Savable windows        //uint8_t canrestore;	// Restorable windows        //uint8_t cleanwin;	// Clean windows        //uint8_t otherwin;	// Other windows        //uint8_t wstate;		// Window State        uint8_t gl;             // Global level register        /** Hyperprivileged Registers */        uint64_t hpstate;	// Hyperprivileged State Register        uint64_t htstate[MaxTL];// Hyperprivileged Trap State Register        uint64_t hintp;        uint64_t htba;		// Hyperprivileged Trap Base Address register        uint64_t hstick_cmpr;	// Hardware tick compare registers        uint64_t strandStatusReg;// Per strand status register        /** Floating point misc registers. */        uint64_t fsr;		// Floating-Point State Register        /** MMU Internal Registers */        uint16_t priContext;        uint16_t secContext;        uint16_t partId;        uint64_t lsuCtrlReg;        uint64_t scratchPad[8];        uint64_t cpu_mondo_head;        uint64_t cpu_mondo_tail;        uint64_t dev_mondo_head;        uint64_t dev_mondo_tail;        uint64_t res_error_head;        uint64_t res_error_tail;        uint64_t nres_error_head;        uint64_t nres_error_tail;        // These need to check the int_dis field and if 0 then        // set appropriate bit in softint and checkinterrutps on the cpu#if FULL_SYSTEM        void  setFSReg(int miscReg, const MiscReg &val, ThreadContext *tc);        MiscReg readFSReg(int miscReg, ThreadContext * tc);        // Update interrupt state on softint or pil change        void checkSoftInt(ThreadContext *tc);        /** Process a tick compare event and generate an interrupt on the cpu if         * appropriate. */        void processTickCompare(ThreadContext *tc);        void processSTickCompare(ThreadContext *tc);        void processHSTickCompare(ThreadContext *tc);        typedef CpuEventWrapper<MiscRegFile,                &MiscRegFile::processTickCompare> TickCompareEvent;        TickCompareEvent *tickCompare;        typedef CpuEventWrapper<MiscRegFile,                &MiscRegFile::processSTickCompare> STickCompareEvent;        STickCompareEvent *sTickCompare;        typedef CpuEventWrapper<MiscRegFile,                &MiscRegFile::processHSTickCompare> HSTickCompareEvent;        HSTickCompareEvent *hSTickCompare;#endif      public:        void clear();        MiscRegFile()        {            clear();        }        MiscReg readRegNoEffect(int miscReg);        MiscReg readReg(int miscReg, ThreadContext *tc);        void setRegNoEffect(int miscReg, const MiscReg &val);        void setReg(int miscReg,                const MiscReg &val, ThreadContext * tc);        int getInstAsid()        {            return priContext | (uint32_t)partId << 13;        }        int getDataAsid()        {            return priContext | (uint32_t)partId << 13;        }        void serialize(std::ostream & os);        void unserialize(Checkpoint * cp, const std::string & section);        void copyMiscRegs(ThreadContext * tc);      protected:        bool isHyperPriv() { return (hpstate & (1 << 2)); }        bool isPriv() { return (hpstate & (1 << 2)) || (pstate & (1 << 2)); }        bool isNonPriv() { return !isPriv(); }    };}#endif

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?