o3-timing-mp.py
来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· Python 代码 · 共 61 行
PY
61 行
import m5from m5.objects import *m5.AddToPath('../configs/common')# --------------------# Base L1 Cache# ====================class L1(BaseCache): latency = '1ns' block_size = 64 mshrs = 4 tgts_per_mshr = 8# ----------------------# Base L2 Cache# ----------------------class L2(BaseCache): block_size = 64 latency = '10ns' mshrs = 92 tgts_per_mshr = 16 write_buffers = 8nb_cores = 4cpus = [ DerivO3CPU(cpu_id=i) for i in xrange(nb_cores) ]# system simulatedsystem = System(cpu = cpus, physmem = PhysicalMemory(), membus =Bus())# l2cache & bussystem.toL2Bus = Bus()system.l2c = L2(size='4MB', assoc=8)system.l2c.cpu_side = system.toL2Bus.port# connect l2c to membussystem.l2c.mem_side = system.membus.port# add L1 cachesfor cpu in cpus: cpu.addPrivateSplitL1Caches(L1(size = '32kB', assoc = 1), L1(size = '32kB', assoc = 4)) # connect cpu level-1 caches to shared level-2 cache cpu.connectMemPorts(system.toL2Bus) cpu.clock = '2GHz'# connect memory to membussystem.physmem.port = system.membus.port# -----------------------# run simulation# -----------------------root = Root( system = system )root.system.mem_mode = 'timing'#root.trace.flags="Bus Cache"#root.trace.flags = "BusAddrRanges"
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?