m5stats.txt
来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· 文本 代码 · 共 564 行 · 第 1/5 页
TXT
564 行
system.cpu2.l1c.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cachesystem.cpu2.l1c.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshrsystem.cpu2.l1c.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queuesystem.cpu2.l1c.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer leftsystem.cpu2.l1c.prefetcher.num_hwpf_identified 0 # number of hwpf identifiedsystem.cpu2.l1c.prefetcher.num_hwpf_issued 0 # number of hwpf issuedsystem.cpu2.l1c.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocatedsystem.cpu2.l1c.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual pagesystem.cpu2.l1c.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu2.l1c.replacements 27950 # number of replacementssystem.cpu2.l1c.sampled_refs 28294 # Sample count of references to valid blocks.system.cpu2.l1c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutionssystem.cpu2.l1c.tagsinuse 344.355959 # Cycle average of tags in usesystem.cpu2.l1c.total_refs 11545 # Total number of references to valid blocks.system.cpu2.l1c.warmup_cycle 0 # Cycle when the warmup percentage was hit.system.cpu2.l1c.writebacks 10956 # number of writebackssystem.cpu2.num_copies 0 # number of copy accesses completedsystem.cpu2.num_reads 99987 # number of read accesses completedsystem.cpu2.num_writes 53946 # number of write accesses completedsystem.cpu3.l1c.ReadReq_accesses 44879 # number of ReadReq accesses(hits+misses)system.cpu3.l1c.ReadReq_avg_miss_latency 16871.980218 # average ReadReq miss latencysystem.cpu3.l1c.ReadReq_avg_mshr_miss_latency 15868.081622 # average ReadReq mshr miss latencysystem.cpu3.l1c.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latencysystem.cpu3.l1c.ReadReq_hits 7573 # number of ReadReq hitssystem.cpu3.l1c.ReadReq_miss_latency 629426094 # number of ReadReq miss cyclessystem.cpu3.l1c.ReadReq_miss_rate 0.831257 # miss rate for ReadReq accessessystem.cpu3.l1c.ReadReq_misses 37306 # number of ReadReq missessystem.cpu3.l1c.ReadReq_mshr_miss_latency 591974653 # number of ReadReq MSHR miss cyclessystem.cpu3.l1c.ReadReq_mshr_miss_rate 0.831257 # mshr miss rate for ReadReq accessessystem.cpu3.l1c.ReadReq_mshr_misses 37306 # number of ReadReq MSHR missessystem.cpu3.l1c.ReadReq_mshr_uncacheable_latency 315451568 # number of ReadReq MSHR uncacheable cyclessystem.cpu3.l1c.WriteReq_accesses 24230 # number of WriteReq accesses(hits+misses)system.cpu3.l1c.WriteReq_avg_miss_latency 20326.119616 # average WriteReq miss latencysystem.cpu3.l1c.WriteReq_avg_mshr_miss_latency 19322.374206 # average WriteReq mshr miss latencysystem.cpu3.l1c.WriteReq_avg_mshr_uncacheable_latency inf # average WriteReq mshr uncacheable latencysystem.cpu3.l1c.WriteReq_hits 922 # number of WriteReq hitssystem.cpu3.l1c.WriteReq_miss_latency 473761196 # number of WriteReq miss cyclessystem.cpu3.l1c.WriteReq_miss_rate 0.961948 # miss rate for WriteReq accessessystem.cpu3.l1c.WriteReq_misses 23308 # number of WriteReq missessystem.cpu3.l1c.WriteReq_mshr_miss_latency 450365898 # number of WriteReq MSHR miss cyclessystem.cpu3.l1c.WriteReq_mshr_miss_rate 0.961948 # mshr miss rate for WriteReq accessessystem.cpu3.l1c.WriteReq_mshr_misses 23308 # number of WriteReq MSHR missessystem.cpu3.l1c.WriteReq_mshr_uncacheable_latency 202979355 # number of WriteReq MSHR uncacheable cyclessystem.cpu3.l1c.avg_blocked_cycles_no_mshrs 1601.528078 # average number of cycles each access was blockedsystem.cpu3.l1c.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blockedsystem.cpu3.l1c.avg_refs 0.416658 # Average number of references to valid blocks.system.cpu3.l1c.blocked_no_mshrs 69967 # number of cycles access was blockedsystem.cpu3.l1c.blocked_no_targets 0 # number of cycles access was blockedsystem.cpu3.l1c.blocked_cycles_no_mshrs 112054115 # number of cycles access was blockedsystem.cpu3.l1c.blocked_cycles_no_targets 0 # number of cycles access was blockedsystem.cpu3.l1c.cache_copies 0 # number of cache copies performedsystem.cpu3.l1c.demand_accesses 69109 # number of demand (read+write) accessessystem.cpu3.l1c.demand_avg_miss_latency 18200.206058 # average overall miss latencysystem.cpu3.l1c.demand_avg_mshr_miss_latency 17196.366368 # average overall mshr miss latencysystem.cpu3.l1c.demand_hits 8495 # number of demand (read+write) hitssystem.cpu3.l1c.demand_miss_latency 1103187290 # number of demand (read+write) miss cyclessystem.cpu3.l1c.demand_miss_rate 0.877078 # miss rate for demand accessessystem.cpu3.l1c.demand_misses 60614 # number of demand (read+write) missessystem.cpu3.l1c.demand_mshr_hits 0 # number of demand (read+write) MSHR hitssystem.cpu3.l1c.demand_mshr_miss_latency 1042340551 # number of demand (read+write) MSHR miss cyclessystem.cpu3.l1c.demand_mshr_miss_rate 0.877078 # mshr miss rate for demand accessessystem.cpu3.l1c.demand_mshr_misses 60614 # number of demand (read+write) MSHR missessystem.cpu3.l1c.fast_writes 0 # number of fast writes performedsystem.cpu3.l1c.mshr_cap_events 0 # number of times MSHR cap was activatedsystem.cpu3.l1c.no_allocate_misses 0 # Number of misses that were no-allocatesystem.cpu3.l1c.overall_accesses 69109 # number of overall (read+write) accessessystem.cpu3.l1c.overall_avg_miss_latency 18200.206058 # average overall miss latencysystem.cpu3.l1c.overall_avg_mshr_miss_latency 17196.366368 # average overall mshr miss latencysystem.cpu3.l1c.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latencysystem.cpu3.l1c.overall_hits 8495 # number of overall hitssystem.cpu3.l1c.overall_miss_latency 1103187290 # number of overall miss cyclessystem.cpu3.l1c.overall_miss_rate 0.877078 # miss rate for overall accessessystem.cpu3.l1c.overall_misses 60614 # number of overall missessystem.cpu3.l1c.overall_mshr_hits 0 # number of overall MSHR hitssystem.cpu3.l1c.overall_mshr_miss_latency 1042340551 # number of overall MSHR miss cyclessystem.cpu3.l1c.overall_mshr_miss_rate 0.877078 # mshr miss rate for overall accessessystem.cpu3.l1c.overall_mshr_misses 60614 # number of overall MSHR missessystem.cpu3.l1c.overall_mshr_uncacheable_latency 518430923 # number of overall MSHR uncacheable cyclessystem.cpu3.l1c.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable missessystem.cpu3.l1c.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cachesystem.cpu3.l1c.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshrsystem.cpu3.l1c.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queuesystem.cpu3.l1c.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer leftsystem.cpu3.l1c.prefetcher.num_hwpf_identified 0 # number of hwpf identifiedsystem.cpu3.l1c.prefetcher.num_hwpf_issued 0 # number of hwpf issuedsystem.cpu3.l1c.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocatedsystem.cpu3.l1c.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual pagesystem.cpu3.l1c.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu3.l1c.replacements 27588 # number of replacementssystem.cpu3.l1c.sampled_refs 27915 # Sample count of references to valid blocks.system.cpu3.l1c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutionssystem.cpu3.l1c.tagsinuse 346.019907 # Cycle average of tags in usesystem.cpu3.l1c.total_refs 11631 # Total number of references to valid blocks.system.cpu3.l1c.warmup_cycle 0 # Cycle when the warmup percentage was hit.system.cpu3.l1c.writebacks 10783 # number of writebackssystem.cpu3.num_copies 0 # number of copy accesses completedsystem.cpu3.num_reads 99559 # number of read accesses completedsystem.cpu3.num_writes 53870 # number of write accesses completedsystem.cpu4.l1c.ReadReq_accesses 44804 # number of ReadReq accesses(hits+misses)system.cpu4.l1c.ReadReq_avg_miss_latency 16848.729876 # average ReadReq miss latencysystem.cpu4.l1c.ReadReq_avg_mshr_miss_latency 15844.831650 # average ReadReq mshr miss latencysystem.cpu4.l1c.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latencysystem.cpu4.l1c.ReadReq_hits 7584 # number of ReadReq hitssystem.cpu4.l1c.ReadReq_miss_latency 627109726 # number of ReadReq miss cyclessystem.cpu4.l1c.ReadReq_miss_rate 0.830729 # miss rate for ReadReq accessessystem.cpu4.l1c.ReadReq_misses 37220 # number of ReadReq missessystem.cpu4.l1c.ReadReq_mshr_miss_latency 589744634 # number of ReadReq MSHR miss cyclessystem.cpu4.l1c.ReadReq_mshr_miss_rate 0.830729 # mshr miss rate for ReadReq accessessystem.cpu4.l1c.ReadReq_mshr_misses 37220 # number of ReadReq MSHR missessystem.cpu4.l1c.ReadReq_mshr_uncacheable_latency 313232793 # number of ReadReq MSHR uncacheable cyclessystem.cpu4.l1c.WriteReq_accesses 24193 # number of WriteReq accesses(hits+misses)system.cpu4.l1c.WriteReq_avg_miss_latency 20495.832426 # average WriteReq miss latencysystem.cpu4.l1c.WriteReq_avg_mshr_miss_latency 19492.129507 # average WriteReq mshr miss latency
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?