m5stats.txt

来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· 文本 代码 · 共 574 行 · 第 1/5 页

TXT
574
字号
---------- Begin Simulation Statistics ----------host_inst_rate                                 647923                       # Simulator instruction rate (inst/s)host_mem_usage                                 252928                       # Number of bytes of host memory usedhost_seconds                                    97.63                       # Real time elapsed on the hosthost_tick_rate                            20205445341                       # Simulator tick rate (ticks/s)sim_freq                                 1000000000000                       # Frequency of simulated tickssim_insts                                    63257216                       # Number of instructions simulatedsim_seconds                                  1.972680                       # Number of seconds simulatedsim_ticks                                1972679592000                       # Number of ticks simulatedsystem.cpu0.dcache.LoadLockedReq_accesses       192278                       # number of LoadLockedReq accesses(hits+misses)system.cpu0.dcache.LoadLockedReq_avg_miss_latency 13965.504894                       # average LoadLockedReq miss latencysystem.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency 10965.504894                       # average LoadLockedReq mshr miss latencysystem.cpu0.dcache.LoadLockedReq_hits          175522                       # number of LoadLockedReq hitssystem.cpu0.dcache.LoadLockedReq_miss_latency    234006000                       # number of LoadLockedReq miss cyclessystem.cpu0.dcache.LoadLockedReq_miss_rate     0.087145                       # miss rate for LoadLockedReq accessessystem.cpu0.dcache.LoadLockedReq_misses         16756                       # number of LoadLockedReq missessystem.cpu0.dcache.LoadLockedReq_mshr_miss_latency    183738000                       # number of LoadLockedReq MSHR miss cyclessystem.cpu0.dcache.LoadLockedReq_mshr_miss_rate     0.087145                       # mshr miss rate for LoadLockedReq accessessystem.cpu0.dcache.LoadLockedReq_mshr_misses        16756                       # number of LoadLockedReq MSHR missessystem.cpu0.dcache.ReadReq_accesses           9119152                       # number of ReadReq accesses(hits+misses)system.cpu0.dcache.ReadReq_avg_miss_latency 21251.410270                       # average ReadReq miss latencysystem.cpu0.dcache.ReadReq_avg_mshr_miss_latency 18251.386941                       # average ReadReq mshr miss latencysystem.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency          inf                       # average ReadReq mshr uncacheable latencysystem.cpu0.dcache.ReadReq_hits               7426037                       # number of ReadReq hitssystem.cpu0.dcache.ReadReq_miss_latency   35981081500                       # number of ReadReq miss cyclessystem.cpu0.dcache.ReadReq_miss_rate         0.185666                       # miss rate for ReadReq accessessystem.cpu0.dcache.ReadReq_misses             1693115                       # number of ReadReq missessystem.cpu0.dcache.ReadReq_mshr_miss_latency  30901697000                       # number of ReadReq MSHR miss cyclessystem.cpu0.dcache.ReadReq_mshr_miss_rate     0.185666                       # mshr miss rate for ReadReq accessessystem.cpu0.dcache.ReadReq_mshr_misses        1693115                       # number of ReadReq MSHR missessystem.cpu0.dcache.ReadReq_mshr_uncacheable_latency    857399000                       # number of ReadReq MSHR uncacheable cyclessystem.cpu0.dcache.StoreCondReq_accesses       191314                       # number of StoreCondReq accesses(hits+misses)system.cpu0.dcache.StoreCondReq_avg_miss_latency 26686.254525                       # average StoreCondReq miss latencysystem.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency 23686.254525                       # average StoreCondReq mshr miss latencysystem.cpu0.dcache.StoreCondReq_hits           162861                       # number of StoreCondReq hitssystem.cpu0.dcache.StoreCondReq_miss_latency    759304000                       # number of StoreCondReq miss cyclessystem.cpu0.dcache.StoreCondReq_miss_rate     0.148724                       # miss rate for StoreCondReq accessessystem.cpu0.dcache.StoreCondReq_misses          28453                       # number of StoreCondReq missessystem.cpu0.dcache.StoreCondReq_mshr_miss_latency    673945000                       # number of StoreCondReq MSHR miss cyclessystem.cpu0.dcache.StoreCondReq_mshr_miss_rate     0.148724                       # mshr miss rate for StoreCondReq accessessystem.cpu0.dcache.StoreCondReq_mshr_misses        28453                       # number of StoreCondReq MSHR missessystem.cpu0.dcache.WriteReq_accesses          5834436                       # number of WriteReq accesses(hits+misses)system.cpu0.dcache.WriteReq_avg_miss_latency 26949.612638                       # average WriteReq miss latencysystem.cpu0.dcache.WriteReq_avg_mshr_miss_latency 23949.612638                       # average WriteReq mshr miss latencysystem.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency          inf                       # average WriteReq mshr uncacheable latencysystem.cpu0.dcache.WriteReq_hits              5455075                       # number of WriteReq hitssystem.cpu0.dcache.WriteReq_miss_latency  10223632000                       # number of WriteReq miss cyclessystem.cpu0.dcache.WriteReq_miss_rate        0.065021                       # miss rate for WriteReq accessessystem.cpu0.dcache.WriteReq_misses             379361                       # number of WriteReq missessystem.cpu0.dcache.WriteReq_mshr_miss_latency   9085549000                       # number of WriteReq MSHR miss cyclessystem.cpu0.dcache.WriteReq_mshr_miss_rate     0.065021                       # mshr miss rate for WriteReq accessessystem.cpu0.dcache.WriteReq_mshr_misses        379361                       # number of WriteReq MSHR missessystem.cpu0.dcache.WriteReq_mshr_uncacheable_latency   1211657000                       # number of WriteReq MSHR uncacheable cyclessystem.cpu0.dcache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blockedsystem.cpu0.dcache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blockedsystem.cpu0.dcache.avg_refs                  6.692591                       # Average number of references to valid blocks.system.cpu0.dcache.blocked_no_mshrs                 0                       # number of cycles access was blockedsystem.cpu0.dcache.blocked_no_targets               0                       # number of cycles access was blockedsystem.cpu0.dcache.blocked_cycles_no_mshrs            0                       # number of cycles access was blockedsystem.cpu0.dcache.blocked_cycles_no_targets            0                       # number of cycles access was blockedsystem.cpu0.dcache.cache_copies                     0                       # number of cache copies performedsystem.cpu0.dcache.demand_accesses           14953588                       # number of demand (read+write) accessessystem.cpu0.dcache.demand_avg_miss_latency 22294.450454                       # average overall miss latencysystem.cpu0.dcache.demand_avg_mshr_miss_latency 19294.431395                       # average overall mshr miss latencysystem.cpu0.dcache.demand_hits               12881112                       # number of demand (read+write) hitssystem.cpu0.dcache.demand_miss_latency    46204713500                       # number of demand (read+write) miss cyclessystem.cpu0.dcache.demand_miss_rate          0.138594                       # miss rate for demand accessessystem.cpu0.dcache.demand_misses              2072476                       # number of demand (read+write) missessystem.cpu0.dcache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hitssystem.cpu0.dcache.demand_mshr_miss_latency  39987246000                       # number of demand (read+write) MSHR miss cyclessystem.cpu0.dcache.demand_mshr_miss_rate     0.138594                       # mshr miss rate for demand accessessystem.cpu0.dcache.demand_mshr_misses         2072476                       # number of demand (read+write) MSHR missessystem.cpu0.dcache.fast_writes                      0                       # number of fast writes performedsystem.cpu0.dcache.mshr_cap_events                  0                       # number of times MSHR cap was activatedsystem.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocatesystem.cpu0.dcache.overall_accesses          14953588                       # number of overall (read+write) accessessystem.cpu0.dcache.overall_avg_miss_latency 22294.450454                       # average overall miss latencysystem.cpu0.dcache.overall_avg_mshr_miss_latency 19294.431395                       # average overall mshr miss latencysystem.cpu0.dcache.overall_avg_mshr_uncacheable_latency          inf                       # average overall mshr uncacheable latencysystem.cpu0.dcache.overall_hits              12881112                       # number of overall hitssystem.cpu0.dcache.overall_miss_latency   46204713500                       # number of overall miss cyclessystem.cpu0.dcache.overall_miss_rate         0.138594                       # miss rate for overall accessessystem.cpu0.dcache.overall_misses             2072476                       # number of overall missessystem.cpu0.dcache.overall_mshr_hits                0                       # number of overall MSHR hitssystem.cpu0.dcache.overall_mshr_miss_latency  39987246000                       # number of overall MSHR miss cyclessystem.cpu0.dcache.overall_mshr_miss_rate     0.138594                       # mshr miss rate for overall accessessystem.cpu0.dcache.overall_mshr_misses        2072476                       # number of overall MSHR missessystem.cpu0.dcache.overall_mshr_uncacheable_latency   2069056000                       # number of overall MSHR uncacheable cyclessystem.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable missessystem.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cachesystem.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshrsystem.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queuesystem.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer leftsystem.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identifiedsystem.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issuedsystem.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocatedsystem.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual pagesystem.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu0.dcache.replacements               1992967                       # number of replacementssystem.cpu0.dcache.sampled_refs               1993479                       # Sample count of references to valid blocks.system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutionssystem.cpu0.dcache.tagsinuse               503.888732                       # Cycle average of tags in usesystem.cpu0.dcache.total_refs                13341539                       # Total number of references to valid blocks.system.cpu0.dcache.warmup_cycle              66395000                       # Cycle when the warmup percentage was hit.system.cpu0.dcache.writebacks                  403713                       # number of writebackssystem.cpu0.dtb.accesses                       719861                       # DTB accessessystem.cpu0.dtb.acv                               289                       # DTB access violationssystem.cpu0.dtb.hits                         15321442                       # DTB hitssystem.cpu0.dtb.misses                           8487                       # DTB missessystem.cpu0.dtb.read_accesses                  524202                       # DTB read accessessystem.cpu0.dtb.read_acv                          174                       # DTB read access violationssystem.cpu0.dtb.read_hits                     9294921                       # DTB read hitssystem.cpu0.dtb.read_misses                      7689                       # DTB read missessystem.cpu0.dtb.write_accesses                 195659                       # DTB write accesses

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?