m5stats.txt

来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· 文本 代码 · 共 233 行 · 第 1/2 页

TXT
233
字号
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latencysystem.cpu.icache.overall_hits                   4621                       # number of overall hitssystem.cpu.icache.overall_miss_latency        6886000                       # number of overall miss cyclessystem.cpu.icache.overall_miss_rate          0.052491                       # miss rate for overall accessessystem.cpu.icache.overall_misses                  256                       # number of overall missessystem.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hitssystem.cpu.icache.overall_mshr_miss_latency      6118000                       # number of overall MSHR miss cyclessystem.cpu.icache.overall_mshr_miss_rate     0.052491                       # mshr miss rate for overall accessessystem.cpu.icache.overall_mshr_misses             256                       # number of overall MSHR missessystem.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cyclessystem.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable missessystem.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cachesystem.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshrsystem.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queuesystem.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer leftsystem.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identifiedsystem.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issuedsystem.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocatedsystem.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual pagesystem.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu.icache.replacements                      0                       # number of replacementssystem.cpu.icache.sampled_refs                    256                       # Sample count of references to valid blocks.system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutionssystem.cpu.icache.tagsinuse                115.043041                       # Cycle average of tags in usesystem.cpu.icache.total_refs                     4621                       # Total number of references to valid blocks.system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.system.cpu.icache.writebacks                        0                       # number of writebackssystem.cpu.idle_fraction                            0                       # Percentage of idle cyclessystem.cpu.l2cache.ReadExReq_accesses              81                       # number of ReadExReq accesses(hits+misses)system.cpu.l2cache.ReadExReq_avg_miss_latency        23000                       # average ReadExReq miss latencysystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency        11000                       # average ReadExReq mshr miss latencysystem.cpu.l2cache.ReadExReq_miss_latency      1863000                       # number of ReadExReq miss cyclessystem.cpu.l2cache.ReadExReq_miss_rate              1                       # miss rate for ReadExReq accessessystem.cpu.l2cache.ReadExReq_misses                81                       # number of ReadExReq missessystem.cpu.l2cache.ReadExReq_mshr_miss_latency       891000                       # number of ReadExReq MSHR miss cyclessystem.cpu.l2cache.ReadExReq_mshr_miss_rate            1                       # mshr miss rate for ReadExReq accessessystem.cpu.l2cache.ReadExReq_mshr_misses           81                       # number of ReadExReq MSHR missessystem.cpu.l2cache.ReadReq_accesses               310                       # number of ReadReq accesses(hits+misses)system.cpu.l2cache.ReadReq_avg_miss_latency        23000                       # average ReadReq miss latencysystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency        11000                       # average ReadReq mshr miss latencysystem.cpu.l2cache.ReadReq_hits                     3                       # number of ReadReq hitssystem.cpu.l2cache.ReadReq_miss_latency       7061000                       # number of ReadReq miss cyclessystem.cpu.l2cache.ReadReq_miss_rate         0.990323                       # miss rate for ReadReq accessessystem.cpu.l2cache.ReadReq_misses                 307                       # number of ReadReq missessystem.cpu.l2cache.ReadReq_mshr_miss_latency      3377000                       # number of ReadReq MSHR miss cyclessystem.cpu.l2cache.ReadReq_mshr_miss_rate     0.990323                       # mshr miss rate for ReadReq accessessystem.cpu.l2cache.ReadReq_mshr_misses            307                       # number of ReadReq MSHR missessystem.cpu.l2cache.UpgradeReq_accesses             15                       # number of UpgradeReq accesses(hits+misses)system.cpu.l2cache.UpgradeReq_avg_miss_latency        23000                       # average UpgradeReq miss latencysystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        11000                       # average UpgradeReq mshr miss latencysystem.cpu.l2cache.UpgradeReq_miss_latency       345000                       # number of UpgradeReq miss cyclessystem.cpu.l2cache.UpgradeReq_miss_rate             1                       # miss rate for UpgradeReq accessessystem.cpu.l2cache.UpgradeReq_misses               15                       # number of UpgradeReq missessystem.cpu.l2cache.UpgradeReq_mshr_miss_latency       165000                       # number of UpgradeReq MSHR miss cyclessystem.cpu.l2cache.UpgradeReq_mshr_miss_rate            1                       # mshr miss rate for UpgradeReq accessessystem.cpu.l2cache.UpgradeReq_mshr_misses           15                       # number of UpgradeReq MSHR missessystem.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blockedsystem.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blockedsystem.cpu.l2cache.avg_refs                  0.010274                       # Average number of references to valid blocks.system.cpu.l2cache.blocked_no_mshrs                 0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_no_targets               0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_cycles_no_mshrs            0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_cycles_no_targets            0                       # number of cycles access was blockedsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performedsystem.cpu.l2cache.demand_accesses                391                       # number of demand (read+write) accessessystem.cpu.l2cache.demand_avg_miss_latency        23000                       # average overall miss latencysystem.cpu.l2cache.demand_avg_mshr_miss_latency        11000                       # average overall mshr miss latencysystem.cpu.l2cache.demand_hits                      3                       # number of demand (read+write) hitssystem.cpu.l2cache.demand_miss_latency        8924000                       # number of demand (read+write) miss cyclessystem.cpu.l2cache.demand_miss_rate          0.992327                       # miss rate for demand accessessystem.cpu.l2cache.demand_misses                  388                       # number of demand (read+write) missessystem.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hitssystem.cpu.l2cache.demand_mshr_miss_latency      4268000                       # number of demand (read+write) MSHR miss cyclessystem.cpu.l2cache.demand_mshr_miss_rate     0.992327                       # mshr miss rate for demand accessessystem.cpu.l2cache.demand_mshr_misses             388                       # number of demand (read+write) MSHR missessystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performedsystem.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activatedsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocatesystem.cpu.l2cache.overall_accesses               391                       # number of overall (read+write) accessessystem.cpu.l2cache.overall_avg_miss_latency        23000                       # average overall miss latencysystem.cpu.l2cache.overall_avg_mshr_miss_latency        11000                       # average overall mshr miss latencysystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latencysystem.cpu.l2cache.overall_hits                     3                       # number of overall hitssystem.cpu.l2cache.overall_miss_latency       8924000                       # number of overall miss cyclessystem.cpu.l2cache.overall_miss_rate         0.992327                       # miss rate for overall accessessystem.cpu.l2cache.overall_misses                 388                       # number of overall missessystem.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hitssystem.cpu.l2cache.overall_mshr_miss_latency      4268000                       # number of overall MSHR miss cyclessystem.cpu.l2cache.overall_mshr_miss_rate     0.992327                       # mshr miss rate for overall accessessystem.cpu.l2cache.overall_mshr_misses            388                       # number of overall MSHR missessystem.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cyclessystem.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable missessystem.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cachesystem.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshrsystem.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queuesystem.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer leftsystem.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identifiedsystem.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issuedsystem.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocatedsystem.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual pagesystem.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu.l2cache.replacements                     0                       # number of replacementssystem.cpu.l2cache.sampled_refs                   292                       # Sample count of references to valid blocks.system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutionssystem.cpu.l2cache.tagsinuse               133.841445                       # Cycle average of tags in usesystem.cpu.l2cache.total_refs                       3                       # Total number of references to valid blocks.system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.system.cpu.l2cache.writebacks                       0                       # number of writebackssystem.cpu.not_idle_fraction                        1                       # Percentage of non-idle cyclessystem.cpu.numCycles                            33324                       # number of cpu cycles simulatedsystem.cpu.num_insts                             4833                       # Number of instructions executedsystem.cpu.num_refs                              1282                       # Number of memory referencessystem.cpu.workload.PROG:num_syscalls              11                       # Number of system calls---------- End Simulation Statistics   ----------

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?