m5stats.txt

来自「M5,一个功能强大的多处理器系统模拟器.很多针对处理器架构,性能的研究都使用它作」· 文本 代码 · 共 249 行 · 第 1/2 页

TXT
249
字号
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocatesystem.cpu.icache.overall_accesses               5652                       # number of overall (read+write) accessessystem.cpu.icache.overall_avg_miss_latency 26953.068592                       # average overall miss latencysystem.cpu.icache.overall_avg_mshr_miss_latency 23953.068592                       # average overall mshr miss latencysystem.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latencysystem.cpu.icache.overall_hits                   5375                       # number of overall hitssystem.cpu.icache.overall_miss_latency        7466000                       # number of overall miss cyclessystem.cpu.icache.overall_miss_rate          0.049009                       # miss rate for overall accessessystem.cpu.icache.overall_misses                  277                       # number of overall missessystem.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hitssystem.cpu.icache.overall_mshr_miss_latency      6635000                       # number of overall MSHR miss cyclessystem.cpu.icache.overall_mshr_miss_rate     0.049009                       # mshr miss rate for overall accessessystem.cpu.icache.overall_mshr_misses             277                       # number of overall MSHR missessystem.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cyclessystem.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable missessystem.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cachesystem.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshrsystem.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queuesystem.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer leftsystem.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identifiedsystem.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issuedsystem.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocatedsystem.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual pagesystem.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu.icache.replacements                      0                       # number of replacementssystem.cpu.icache.sampled_refs                    277                       # Sample count of references to valid blocks.system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutionssystem.cpu.icache.tagsinuse                127.893604                       # Cycle average of tags in usesystem.cpu.icache.total_refs                     5375                       # Total number of references to valid blocks.system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.system.cpu.icache.writebacks                        0                       # number of writebackssystem.cpu.idle_fraction                            0                       # Percentage of idle cyclessystem.cpu.itb.accesses                          5669                       # ITB accessessystem.cpu.itb.acv                                  0                       # ITB acvsystem.cpu.itb.hits                              5652                       # ITB hitssystem.cpu.itb.misses                              17                       # ITB missessystem.cpu.l2cache.ReadExReq_accesses              73                       # number of ReadExReq accesses(hits+misses)system.cpu.l2cache.ReadExReq_avg_miss_latency        23000                       # average ReadExReq miss latencysystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency        11000                       # average ReadExReq mshr miss latencysystem.cpu.l2cache.ReadExReq_miss_latency      1679000                       # number of ReadExReq miss cyclessystem.cpu.l2cache.ReadExReq_miss_rate              1                       # miss rate for ReadExReq accessessystem.cpu.l2cache.ReadExReq_misses                73                       # number of ReadExReq missessystem.cpu.l2cache.ReadExReq_mshr_miss_latency       803000                       # number of ReadExReq MSHR miss cyclessystem.cpu.l2cache.ReadExReq_mshr_miss_rate            1                       # mshr miss rate for ReadExReq accessessystem.cpu.l2cache.ReadExReq_mshr_misses           73                       # number of ReadExReq MSHR missessystem.cpu.l2cache.ReadReq_accesses               369                       # number of ReadReq accesses(hits+misses)system.cpu.l2cache.ReadReq_avg_miss_latency        23000                       # average ReadReq miss latencysystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency        11000                       # average ReadReq mshr miss latencysystem.cpu.l2cache.ReadReq_hits                     1                       # number of ReadReq hitssystem.cpu.l2cache.ReadReq_miss_latency       8464000                       # number of ReadReq miss cyclessystem.cpu.l2cache.ReadReq_miss_rate         0.997290                       # miss rate for ReadReq accessessystem.cpu.l2cache.ReadReq_misses                 368                       # number of ReadReq missessystem.cpu.l2cache.ReadReq_mshr_miss_latency      4048000                       # number of ReadReq MSHR miss cyclessystem.cpu.l2cache.ReadReq_mshr_miss_rate     0.997290                       # mshr miss rate for ReadReq accessessystem.cpu.l2cache.ReadReq_mshr_misses            368                       # number of ReadReq MSHR missessystem.cpu.l2cache.UpgradeReq_accesses             14                       # number of UpgradeReq accesses(hits+misses)system.cpu.l2cache.UpgradeReq_avg_miss_latency        23000                       # average UpgradeReq miss latencysystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        11000                       # average UpgradeReq mshr miss latencysystem.cpu.l2cache.UpgradeReq_miss_latency       322000                       # number of UpgradeReq miss cyclessystem.cpu.l2cache.UpgradeReq_miss_rate             1                       # miss rate for UpgradeReq accessessystem.cpu.l2cache.UpgradeReq_misses               14                       # number of UpgradeReq missessystem.cpu.l2cache.UpgradeReq_mshr_miss_latency       154000                       # number of UpgradeReq MSHR miss cyclessystem.cpu.l2cache.UpgradeReq_mshr_miss_rate            1                       # mshr miss rate for UpgradeReq accessessystem.cpu.l2cache.UpgradeReq_mshr_misses           14                       # number of UpgradeReq MSHR missessystem.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blockedsystem.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blockedsystem.cpu.l2cache.avg_refs                  0.002825                       # Average number of references to valid blocks.system.cpu.l2cache.blocked_no_mshrs                 0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_no_targets               0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_cycles_no_mshrs            0                       # number of cycles access was blockedsystem.cpu.l2cache.blocked_cycles_no_targets            0                       # number of cycles access was blockedsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performedsystem.cpu.l2cache.demand_accesses                442                       # number of demand (read+write) accessessystem.cpu.l2cache.demand_avg_miss_latency        23000                       # average overall miss latencysystem.cpu.l2cache.demand_avg_mshr_miss_latency        11000                       # average overall mshr miss latencysystem.cpu.l2cache.demand_hits                      1                       # number of demand (read+write) hitssystem.cpu.l2cache.demand_miss_latency       10143000                       # number of demand (read+write) miss cyclessystem.cpu.l2cache.demand_miss_rate          0.997738                       # miss rate for demand accessessystem.cpu.l2cache.demand_misses                  441                       # number of demand (read+write) missessystem.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hitssystem.cpu.l2cache.demand_mshr_miss_latency      4851000                       # number of demand (read+write) MSHR miss cyclessystem.cpu.l2cache.demand_mshr_miss_rate     0.997738                       # mshr miss rate for demand accessessystem.cpu.l2cache.demand_mshr_misses             441                       # number of demand (read+write) MSHR missessystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performedsystem.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activatedsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocatesystem.cpu.l2cache.overall_accesses               442                       # number of overall (read+write) accessessystem.cpu.l2cache.overall_avg_miss_latency        23000                       # average overall miss latencysystem.cpu.l2cache.overall_avg_mshr_miss_latency        11000                       # average overall mshr miss latencysystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latencysystem.cpu.l2cache.overall_hits                     1                       # number of overall hitssystem.cpu.l2cache.overall_miss_latency      10143000                       # number of overall miss cyclessystem.cpu.l2cache.overall_miss_rate         0.997738                       # miss rate for overall accessessystem.cpu.l2cache.overall_misses                 441                       # number of overall missessystem.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hitssystem.cpu.l2cache.overall_mshr_miss_latency      4851000                       # number of overall MSHR miss cyclessystem.cpu.l2cache.overall_mshr_miss_rate     0.997738                       # mshr miss rate for overall accessessystem.cpu.l2cache.overall_mshr_misses            441                       # number of overall MSHR missessystem.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cyclessystem.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable missessystem.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cachesystem.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshrsystem.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queuesystem.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer leftsystem.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identifiedsystem.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issuedsystem.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocatedsystem.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual pagesystem.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation timesystem.cpu.l2cache.replacements                     0                       # number of replacementssystem.cpu.l2cache.sampled_refs                   354                       # Sample count of references to valid blocks.system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutionssystem.cpu.l2cache.tagsinuse               177.260989                       # Cycle average of tags in usesystem.cpu.l2cache.total_refs                       1                       # Total number of references to valid blocks.system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.system.cpu.l2cache.writebacks                       0                       # number of writebackssystem.cpu.not_idle_fraction                        1                       # Percentage of non-idle cyclessystem.cpu.numCycles                            38570                       # number of cpu cycles simulatedsystem.cpu.num_insts                             5641                       # Number of instructions executedsystem.cpu.num_refs                              1801                       # Number of memory referencessystem.cpu.workload.PROG:num_syscalls              17                       # Number of system calls---------- End Simulation Statistics   ----------

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?