📄 429_enc_dec.map.rpt
字号:
Analysis & Synthesis report for 429_enc_dec
Mon Mar 17 10:43:03 2008
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Multiplexer Restructuring Statistics (No Restructuring Performed)
5. Gate-level Retiming
6. WYSIWYG Cells
7. General Register Statistics
8. Hierarchy
9. Analysis & Synthesis Resource Utilization by Entity
10. Analysis & Synthesis Equations
11. Analysis & Synthesis Source Files Read
12. Analysis & Synthesis Resource Usage Summary
13. Analysis & Synthesis RAM Summary
14. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+--------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-------------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Mon Mar 17 10:43:03 2008 ;
; Quartus II Version ; 4.1 Build 181 06/29/2004 SJ Full Version ;
; Revision Name ; 429_enc_dec ;
; Top-level Entity Name ; 429_enc_dec ;
; Family ; Cyclone II ;
; Total combinational functions ; 79 ;
; Total registers ; 165 ;
; Total pins ; 81 ;
; Total memory bits ; 1,024 ;
; DSP block 9-bit elements ; 0 ;
; Total PLLs ; 0 ;
+-------------------------------+------------------------------------------+
+---------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+--------------------------------------------------------------------+--------------+---------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------------------------------+--------------+---------------+
; Device ; EP2C5Q208C7 ; ;
; Restructure Multiplexers ; Off ; Auto ;
; Disk space/compilation speed tradeoff ; Smart ; Normal ;
; Family name ; Cyclone II ; Stratix ;
; State Machine Processing ; One-Hot ; Auto ;
; Ignore LCELL Buffers ; On ; Off ;
; Perform WYSIWYG Primitive Resynthesis ; On ; Off ;
; Perform gate-level register retiming ; On ; Off ;
; Allow Any RAM Size For Recognition ; On ; Off ;
; Create Debugging Nodes for IP Cores ; off ; off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; Top-level entity name ; 429_enc_dec ; 429_enc_dec ;
; DSP Block Balancing ; Auto ; Auto ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- Cyclone II ; Balanced ; Balanced ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II ; 70 ; 70 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Allow register retiming to trade off Tsu/Tco with Fmax ; On ; On ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto Shift Register Replacement ; On ; On ;
; Auto Clock Enable Replacement ; On ; On ;
; Allows Synchronous Control Signal Usage in Normal Mode Logic Cells ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Allow Any Shift Register Size For Recognition ; Off ; Off ;
+--------------------------------------------------------------------+--------------+---------------+
+-------------------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (No Restructuring Performed) ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------+
; 2:1 ; 32 bits ; 32 LEs ; 0 LEs ; 32 LEs ; Yes ; |429_enc_dec|data_sfr:inst8|data_out[0] ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------+
+--------------------------------------------------------------------------------------------------------------------------------------------+
; Gate-level Retiming ;
+---------------------------------------------------------------------------------------------------+----------------------+-----------------+
; Register Name ; Clock Name ; Created/Deleted ;
+---------------------------------------------------------------------------------------------------+----------------------+-----------------+
; null1sfr:inst3|null1_sfr[0] ; clk_div:inst1|clk_in ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[2] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_brp|dffe4a[2] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[1] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_brp|dffe4a[1] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[0] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_brp|dffe4a[0] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|delayed_wrptr_g[1] ; inst11 ; Deleted ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|delayed_wrptr_g[0] ; inst11 ; Deleted ;
; null1sfr:inst3|null1_sfr[1]~2 ; clk_div:inst1|clk_in ; Created ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[0]~12 ; inst11 ; Created ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[0]~13 ; inst11 ; Created ;
; lpm_fifo0:inst9|dcfifo:dcfifo_component|dcfifo_vos:auto_generated|dffpipe_er2:ws_bwp|dffe4a[0]~14 ; inst11 ; Created ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -