📄 i2c_to_gpio.map.rpt
字号:
+-----------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+-------+
; Resource ; Usage ;
+---------------------------------------------+-------+
; Total logic elements ; 61 ;
; -- Combinational with no register ; 29 ;
; -- Register only ; 0 ;
; -- Combinational with a register ; 32 ;
; ; ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 30 ;
; -- 3 input functions ; 17 ;
; -- 2 input functions ; 12 ;
; -- 1 input functions ; 0 ;
; -- 0 input functions ; 2 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 61 ;
; -- arithmetic mode ; 0 ;
; -- qfbk mode ; 0 ;
; -- register cascade mode ; 0 ;
; -- synchronous clear/load mode ; 6 ;
; -- asynchronous clear/load mode ; 2 ;
; ; ;
; Total registers ; 32 ;
; I/O pins ; 18 ;
; Maximum fan-out node ; sclk ;
; Maximum fan-out ; 32 ;
; Total fan-out ; 260 ;
; Average fan-out ; 3.29 ;
+---------------------------------------------+-------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+--------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; DSP 36x36 ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name ; Library Name ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+--------------+
; |I2C_to_GPIO ; 61 (61) ; 32 ; 0 ; 0 ; 0 ; 0 ; 0 ; 18 ; 0 ; 29 (29) ; 0 (0) ; 32 (32) ; 0 (0) ; 0 (0) ; |I2C_to_GPIO ; work ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+--------------------------------------------------------------------------------+
; Registers Removed During Synthesis ;
+---------------------------------------+----------------------------------------+
; Register name ; Reason for Removal ;
+---------------------------------------+----------------------------------------+
; sda_out ; Stuck at GND due to stuck port data_in ;
; Total Number of Removed Registers = 1 ; ;
+---------------------------------------+----------------------------------------+
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 32 ;
; Number of registers using Synchronous Clear ; 4 ;
; Number of registers using Synchronous Load ; 2 ;
; Number of registers using Asynchronous Clear ; 2 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 15 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+----------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed) ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+--------------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+--------------------------------+
; 4:1 ; 4 bits ; 8 LEs ; 4 LEs ; 4 LEs ; Yes ; |I2C_to_GPIO|count[2] ;
; 5:1 ; 7 bits ; 21 LEs ; 7 LEs ; 14 LEs ; Yes ; |I2C_to_GPIO|GPIO_input_reg[7] ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+--------------------------------+
+-----------------------------------------------------------------------------+
; Parameter Settings for User Entity Instance: Top-level Entity: |I2C_to_GPIO ;
+----------------+---------+--------------------------------------------------+
; Parameter Name ; Value ; Type ;
+----------------+---------+--------------------------------------------------+
; slave_address ; 0000000 ; Unsigned Binary ;
; n ; 8 ; Signed Integer ;
+----------------+---------+--------------------------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
+----------------------------------------------------------------+
; Analysis & Synthesis INI Usage ;
+----------------------+-----------------------------------------+
; Option ; Usage ;
+----------------------+-----------------------------------------+
; Initialization file: ; c:/altera/72_cc/quartus/bin/quartus.ini ;
; debug_msg ; OFF ;
+----------------------+-----------------------------------------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 7.2 Build 151 09/26/2007 SJ Full Version
Info: Processing started: Thu Nov 22 16:52:28 2007
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off I2C_to_GPIO -c I2C_to_GPIO
Info: Found 1 design units, including 1 entities, in source file I2C_to_GPIO.v
Info: Found entity 1: I2C_to_GPIO
Info: Elaborating entity "I2C_to_GPIO" for the top level hierarchy
Warning (14130): Reduced register "sda_out" with stuck data_in port to stuck value GND
Info: Implemented 79 device resources after synthesis - the final resource count might be different
Info: Implemented 9 input pins
Info: Implemented 8 output pins
Info: Implemented 1 bidirectional pins
Info: Implemented 61 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 1 warning
Info: Allocated 147 megabytes of memory during processing
Info: Processing ended: Thu Nov 22 16:52:31 2007
Info: Elapsed time: 00:00:03
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -