📄 commproc.h
字号:
#define PC_ENET_RENA ((ushort)0x0020)/* Control bits in the SICR to route TCLK (CLK2) and RCLK (CLK4) to * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero. */#define SICR_ENET_MASK ((uint)0x000000ff)#define SICR_ENET_CLKRT ((uint)0x0000003d)#endif /* CONFIG_MBX *//*** RPXLITE ********************************************************/#ifdef CONFIG_RPXLITE/* This ENET stuff is for the MPC850 with ethernet on SCC2. Some of * this may be unique to the RPX-Lite configuration. * Note TENA is on Port B. */#define PA_ENET_RXD ((ushort)0x0004)#define PA_ENET_TXD ((ushort)0x0008)#define PA_ENET_TCLK ((ushort)0x0200)#define PA_ENET_RCLK ((ushort)0x0800)#define PB_ENET_TENA ((uint)0x00002000)#define PC_ENET_CLSN ((ushort)0x0040)#define PC_ENET_RENA ((ushort)0x0080)#define SICR_ENET_MASK ((uint)0x0000ff00)#define SICR_ENET_CLKRT ((uint)0x00003d00)#endif /* CONFIG_RPXLITE *//*** BSEIP **********************************************************/#ifdef CONFIG_BSEIP/* This ENET stuff is for the MPC823 with ethernet on SCC2. * This is unique to the BSE ip-Engine board. */#define PA_ENET_RXD ((ushort)0x0004)#define PA_ENET_TXD ((ushort)0x0008)#define PA_ENET_TCLK ((ushort)0x0100)#define PA_ENET_RCLK ((ushort)0x0200)#define PB_ENET_TENA ((uint)0x00002000)#define PC_ENET_CLSN ((ushort)0x0040)#define PC_ENET_RENA ((ushort)0x0080)/* BSE uses port B and C bits for PHY control also.*/#define PB_BSE_POWERUP ((uint)0x00000004)#define PB_BSE_FDXDIS ((uint)0x00008000)#define PC_BSE_LOOPBACK ((ushort)0x0800)#define SICR_ENET_MASK ((uint)0x0000ff00)#define SICR_ENET_CLKRT ((uint)0x00002c00)#endif /* CONFIG_BSEIP *//*** RPXCLASSIC *****************************************************/#ifdef CONFIG_RPXCLASSIC/* Bits in parallel I/O port registers that have to be set/cleared * to configure the pins for SCC1 use. */#define PA_ENET_RXD ((ushort)0x0001)#define PA_ENET_TXD ((ushort)0x0002)#define PA_ENET_TCLK ((ushort)0x0200)#define PA_ENET_RCLK ((ushort)0x0800)#define PB_ENET_TENA ((uint)0x00001000)#define PC_ENET_CLSN ((ushort)0x0010)#define PC_ENET_RENA ((ushort)0x0020)/* Control bits in the SICR to route TCLK (CLK2) and RCLK (CLK4) to * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero. */#define SICR_ENET_MASK ((uint)0x000000ff)#define SICR_ENET_CLKRT ((uint)0x0000003d)#endif /* CONFIG_RPXCLASSIC *//*** TQM823L, TQM850L ***********************************************/#if defined(CONFIG_TQM823L) || defined(CONFIG_TQM850L)/* Bits in parallel I/O port registers that have to be set/cleared * to configure the pins for SCC1 use. */#define PA_ENET_RXD ((ushort)0x0004) /* PA 13 */#define PA_ENET_TXD ((ushort)0x0008) /* PA 12 */#define PA_ENET_RCLK ((ushort)0x0100) /* PA 7 */#define PA_ENET_TCLK ((ushort)0x0400) /* PA 5 */#define PB_ENET_TENA ((uint)0x00002000) /* PB 18 */#define PC_ENET_CLSN ((ushort)0x0040) /* PC 9 */#define PC_ENET_RENA ((ushort)0x0080) /* PC 8 *//* Control bits in the SICR to route TCLK (CLK3) and RCLK (CLK1) to * SCC2. Also, make sure GR2 (bit 16) and SC2 (bit 17) are zero. */#define SICR_ENET_MASK ((uint)0x0000ff00)#define SICR_ENET_CLKRT ((uint)0x00002600)#endif /* CONFIG_TQM823L, CONFIG_TQM850L *//*** FPS850L *********************************************************/#ifdef CONFIG_FPS850L/* Bits in parallel I/O port registers that have to be set/cleared * to configure the pins for SCC1 use. */#define PA_ENET_RXD ((ushort)0x0004) /* PA 13 */#define PA_ENET_TXD ((ushort)0x0008) /* PA 12 */#define PA_ENET_RCLK ((ushort)0x0100) /* PA 7 */#define PA_ENET_TCLK ((ushort)0x0400) /* PA 5 */#define PC_ENET_TENA ((ushort)0x0002) /* PC 14 */#define PC_ENET_CLSN ((ushort)0x0040) /* PC 9 */#define PC_ENET_RENA ((ushort)0x0080) /* PC 8 *//* Control bits in the SICR to route TCLK (CLK2) and RCLK (CLK4) to * SCC2. Also, make sure GR2 (bit 16) and SC2 (bit 17) are zero. */#define SICR_ENET_MASK ((uint)0x0000ff00)#define SICR_ENET_CLKRT ((uint)0x00002600)#endif /* CONFIG_FPS850L *//*** TQM860L ********************************************************/#ifdef CONFIG_TQM860L/* Bits in parallel I/O port registers that have to be set/cleared * to configure the pins for SCC1 use. */#define PA_ENET_RXD ((ushort)0x0001) /* PA 15 */#define PA_ENET_TXD ((ushort)0x0002) /* PA 14 */#define PA_ENET_RCLK ((ushort)0x0100) /* PA 7 */#define PA_ENET_TCLK ((ushort)0x0400) /* PA 5 */#define PC_ENET_TENA ((ushort)0x0001) /* PC 15 */#define PC_ENET_CLSN ((ushort)0x0010) /* PC 11 */#define PC_ENET_RENA ((ushort)0x0020) /* PC 10 *//* Control bits in the SICR to route TCLK (CLK3) and RCLK (CLK1) to * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero. */#define SICR_ENET_MASK ((uint)0x000000ff)#define SICR_ENET_CLKRT ((uint)0x00000026)#endif /* CONFIG_TQM860L *//*** SPD823TS *******************************************************/#ifdef CONFIG_SPD823TS/* Bits in parallel I/O port registers that have to be set/cleared * to configure the pins for SCC2 use. */#define PA_ENET_MDC ((ushort)0x0001) /* PA 15 !!! */#define PA_ENET_MDIO ((ushort)0x0002) /* PA 14 !!! */#define PA_ENET_RXD ((ushort)0x0004) /* PA 13 */#define PA_ENET_TXD ((ushort)0x0008) /* PA 12 */#define PA_ENET_RCLK ((ushort)0x0200) /* PA 6 */#define PA_ENET_TCLK ((ushort)0x0400) /* PA 5 */#define PB_ENET_TENA ((uint)0x00002000) /* PB 18 */#define PC_ENET_CLSN ((ushort)0x0040) /* PC 9 */#define PC_ENET_RENA ((ushort)0x0080) /* PC 8 */#define PC_ENET_RESET ((ushort)0x0100) /* PC 7 !!! *//* Control bits in the SICR to route TCLK (CLK3) and RCLK (CLK2) to * SCC2. Also, make sure GR2 (bit 16) and SC2 (bit 17) are zero. */#define SICR_ENET_MASK ((uint)0x0000ff00)#define SICR_ENET_CLKRT ((uint)0x00002E00)#endif /* CONFIG_SPD823TS *//*** SM850 *********************************************************//* The SM850 Service Module uses SCC2 for IrDA and SCC3 for Ethernet */#ifdef CONFIG_SM850#define PB_ENET_RXD ((uint)0x00000004) /* PB 29 */#define PB_ENET_TXD ((uint)0x00000002) /* PB 30 */#define PA_ENET_RCLK ((ushort)0x0100) /* PA 7 */#define PA_ENET_TCLK ((ushort)0x0400) /* PA 5 */#define PC_ENET_LBK ((ushort)0x0008) /* PC 12 */#define PC_ENET_TENA ((ushort)0x0004) /* PC 13 */#define PC_ENET_RENA ((ushort)0x0800) /* PC 4 */#define PC_ENET_CLSN ((ushort)0x0400) /* PC 5 *//* Control bits in the SICR to route TCLK (CLK3) and RCLK (CLK1) to * SCC3. Also, make sure GR3 (bit 8) and SC3 (bit 9) are zero. */#define SICR_ENET_MASK ((uint)0x00FF0000)#define SICR_ENET_CLKRT ((uint)0x00260000)#endif /* CONFIG_SM850 *//*********************************************************************//* SCC Event register as used by Ethernet.*/#define SCCE_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */#define SCCE_ENET_TXE ((ushort)0x0010) /* Transmit Error */#define SCCE_ENET_RXF ((ushort)0x0008) /* Full frame received */#define SCCE_ENET_BSY ((ushort)0x0004) /* All incoming buffers full */#define SCCE_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */#define SCCE_ENET_RXB ((ushort)0x0001) /* A buffer was received *//* SCC Mode Register (PMSR) as used by Ethernet.*/#define SCC_PMSR_HBC ((ushort)0x8000) /* Enable heartbeat */#define SCC_PMSR_FC ((ushort)0x4000) /* Force collision */#define SCC_PMSR_RSH ((ushort)0x2000) /* Receive short frames */#define SCC_PMSR_IAM ((ushort)0x1000) /* Check individual hash */#define SCC_PMSR_ENCRC ((ushort)0x0800) /* Ethernet CRC mode */#define SCC_PMSR_PRO ((ushort)0x0200) /* Promiscuous mode */#define SCC_PMSR_BRO ((ushort)0x0100) /* Catch broadcast pkts */#define SCC_PMSR_SBT ((ushort)0x0080) /* Special backoff timer */#define SCC_PMSR_LPB ((ushort)0x0040) /* Set Loopback mode */#define SCC_PMSR_SIP ((ushort)0x0020) /* Sample Input Pins */#define SCC_PMSR_LCW ((ushort)0x0010) /* Late collision window */#define SCC_PMSR_NIB22 ((ushort)0x000a) /* Start frame search */#define SCC_PMSR_FDE ((ushort)0x0001) /* Full duplex enable *//* Buffer descriptor control/status used by Ethernet receive.*/#define BD_ENET_RX_EMPTY ((ushort)0x8000)#define BD_ENET_RX_WRAP ((ushort)0x2000)#define BD_ENET_RX_INTR ((ushort)0x1000)#define BD_ENET_RX_LAST ((ushort)0x0800)#define BD_ENET_RX_FIRST ((ushort)0x0400)#define BD_ENET_RX_MISS ((ushort)0x0100)#define BD_ENET_RX_LG ((ushort)0x0020)#define BD_ENET_RX_NO ((ushort)0x0010)#define BD_ENET_RX_SH ((ushort)0x0008)#define BD_ENET_RX_CR ((ushort)0x0004)#define BD_ENET_RX_OV ((ushort)0x0002)#define BD_ENET_RX_CL ((ushort)0x0001)#define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits *//* Buffer descriptor control/status used by Ethernet transmit.*/#define BD_ENET_TX_READY ((ushort)0x8000)#define BD_ENET_TX_PAD ((ushort)0x4000)#define BD_ENET_TX_WRAP ((ushort)0x2000)#define BD_ENET_TX_INTR ((ushort)0x1000)#define BD_ENET_TX_LAST ((ushort)0x0800)#define BD_ENET_TX_TC ((ushort)0x0400)#define BD_ENET_TX_DEF ((ushort)0x0200)#define BD_ENET_TX_HB ((ushort)0x0100)#define BD_ENET_TX_LC ((ushort)0x0080)#define BD_ENET_TX_RL ((ushort)0x0040)#define BD_ENET_TX_RCMASK ((ushort)0x003c)#define BD_ENET_TX_UN ((ushort)0x0002)#define BD_ENET_TX_CSL ((ushort)0x0001)#define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits *//* SCC as UART*/typedef struct scc_uart { sccp_t scc_genscc; uint scc_res1; /* Reserved */ uint scc_res2; /* Reserved */ ushort scc_maxidl; /* Maximum idle chars */ ushort scc_idlc; /* temp idle counter */ ushort scc_brkcr; /* Break count register */ ushort scc_parec; /* receive parity error counter */ ushort scc_frmec; /* receive framing error counter */ ushort scc_nosec; /* receive noise counter */ ushort scc_brkec; /* receive break condition counter */ ushort scc_brkln; /* last received break length */ ushort scc_uaddr1; /* UART address character 1 */ ushort scc_uaddr2; /* UART address character 2 */ ushort scc_rtemp; /* Temp storage */ ushort scc_toseq; /* Transmit out of sequence char */ ushort scc_char1; /* control character 1 */ ushort scc_char2; /* control character 2 */ ushort scc_char3; /* control character 3 */ ushort scc_char4; /* control character 4 */ ushort scc_char5; /* control character 5 */ ushort scc_char6; /* control character 6 */ ushort scc_char7; /* control character 7 */ ushort scc_char8; /* control character 8 */ ushort scc_rccm; /* receive control character mask */ ushort scc_rccr; /* receive control character register */ ushort scc_rlbc; /* receive last break character */} scc_uart_t;/* SCC Event and Mask registers when it is used as a UART.*/#define UART_SCCM_GLR ((ushort)0x1000)#define UART_SCCM_GLT ((ushort)0x0800)#define UART_SCCM_AB ((ushort)0x0200)#define UART_SCCM_IDL ((ushort)0x0100)#define UART_SCCM_GRA ((ushort)0x0080)#define UART_SCCM_BRKE ((ushort)0x0040)#define UART_SCCM_BRKS ((ushort)0x0020)#define UART_SCCM_CCR ((ushort)0x0008)#define UART_SCCM_BSY ((ushort)0x0004)#define UART_SCCM_TX ((ushort)0x0002)#define UART_SCCM_RX ((ushort)0x0001)/* The SCC PMSR when used as a UART.*/#define SCU_PMSR_FLC ((ushort)0x8000)#define SCU_PMSR_SL ((ushort)0x4000)#define SCU_PMSR_CL ((ushort)0x3000)#define SCU_PMSR_UM ((ushort)0x0c00)#define SCU_PMSR_FRZ ((ushort)0x0200)#define SCU_PMSR_RZS ((ushort)0x0100)#define SCU_PMSR_SYN ((ushort)0x0080)#define SCU_PMSR_DRT ((ushort)0x0040)#define SCU_PMSR_PEN ((ushort)0x0010)#define SCU_PMSR_RPM ((ushort)0x000c)#define SCU_PMSR_REVP ((ushort)0x0008)#define SCU_PMSR_TPM ((ushort)0x0003)#define SCU_PMSR_TEVP ((ushort)0x0002)/* CPM Transparent mode SCC. */typedef struct scc_trans { sccp_t st_genscc; uint st_cpres; /* Preset CRC */ uint st_cmask; /* Constant mask for CRC */} scc_trans_t;#define BD_SCC_TX_LAST ((ushort)0x0800)/* IIC parameter RAM.*/typedef struct iic { ushort iic_rbase; /* Rx Buffer descriptor base address */ ushort iic_tbase; /* Tx Buffer descriptor base address */ u_char iic_rfcr; /* Rx function code */ u_char iic_tfcr; /* Tx function code */ ushort iic_mrblr; /* Max receive buffer length */ uint iic_rstate; /* Internal */ uint iic_rdp; /* Internal */ ushort iic_rbptr; /* Internal */ ushort iic_rbc; /* Internal */ uint iic_rxtmp; /* Internal */ uint iic_tstate; /* Internal */ uint iic_tdp; /* Internal */ ushort iic_tbptr; /* Internal */ ushort iic_tbc; /* Internal */ uint iic_txtmp; /* Internal */} iic_t;#define BD_IIC_START ((ushort)0x0400)/* CPM interrupts. There are nearly 32 interrupts generated by CPM * channels or devices. All of these are presented to the PPC core * as a single interrupt. The CPM interrupt handler dispatches its * own handlers, in a similar fashion to the PPC core handler. We * use the table as defined in the manuals (i.e. no special high * priority and SCC1 == SCCa, etc...). */#define CPMVEC_NR 32#define CPMVEC_PIO_PC15 ((ushort)0x1f)#define CPMVEC_SCC1 ((ushort)0x1e)#define CPMVEC_SCC2 ((ushort)0x1d)#define CPMVEC_SCC3 ((ushort)0x1c)#define CPMVEC_SCC4 ((ushort)0x1b)#define CPMVEC_PIO_PC14 ((ushort)0x1a)#define CPMVEC_TIMER1 ((ushort)0x19)#define CPMVEC_PIO_PC13 ((ushort)0x18)#define CPMVEC_PIO_PC12 ((ushort)0x17)#define CPMVEC_SDMA_CB_ERR ((ushort)0x16)#define CPMVEC_IDMA1 ((ushort)0x15)#define CPMVEC_IDMA2 ((ushort)0x14)#define CPMVEC_TIMER2 ((ushort)0x12)#define CPMVEC_RISCTIMER ((ushort)0x11)#define CPMVEC_I2C ((ushort)0x10)#define CPMVEC_PIO_PC11 ((ushort)0x0f)#define CPMVEC_PIO_PC10 ((ushort)0x0e)#define CPMVEC_TIMER3 ((ushort)0x0c)#define CPMVEC_PIO_PC9 ((ushort)0x0b)#define CPMVEC_PIO_PC8 ((ushort)0x0a)#define CPMVEC_PIO_PC7 ((ushort)0x09)#define CPMVEC_TIMER4 ((ushort)0x07)#define CPMVEC_PIO_PC6 ((ushort)0x06)#define CPMVEC_SPI ((ushort)0x05)#define CPMVEC_SMC1 ((ushort)0x04)#define CPMVEC_SMC2 ((ushort)0x03)#define CPMVEC_PIO_PC5 ((ushort)0x02)#define CPMVEC_PIO_PC4 ((ushort)0x01)#define CPMVEC_ERROR ((ushort)0x00)/* CPM interrupt configuration vector.*/#define CICR_SCD_SCC4 ((uint)0x00c00000) /* SCC4 @ SCCd */#define CICR_SCC_SCC3 ((uint)0x00200000) /* SCC3 @ SCCc */#define CICR_SCB_SCC2 ((uint)0x00040000) /* SCC2 @ SCCb */#define CICR_SCA_SCC1 ((uint)0x00000000) /* SCC1 @ SCCa */#define CICR_IRL_MASK ((uint)0x0000e000) /* Core interrrupt */#define CICR_HP_MASK ((uint)0x00001f00) /* Hi-pri int. */#define CICR_IEN ((uint)0x00000080) /* Int. enable */#define CICR_SPS ((uint)0x00000001) /* SCC Spread */extern void cpm_install_handler(int vec, void (*handler)(void *, struct pt_regs *regs), void *dev_id);extern void cpm_free_handler(int vec);#endif /* __CPM_8XX__ */
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -