📄 stxxtc.c
字号:
/* * (C) Copyright 2000-2004 * Pantelis Antoniou, Intracom S.A., panto@intracom.gr * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * (C) Copyright 2005 * Dan Malek, Embedded Edge, LLC, dan@embeddededge.com * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA *//* * U-Boot port on STx XTc board * Mostly copied from Netta */#include <common.h>#include <miiphy.h>#include "mpc8xx.h"#ifdef CONFIG_HW_WATCHDOG#include <watchdog.h>#endif/****************************************************************//* some sane bit macros */#define _BD(_b) (1U << (31-(_b)))#define _BDR(_l, _h) (((((1U << (31-(_l))) - 1) << 1) | 1) & ~((1U << (31-(_h))) - 1))#define _BW(_b) (1U << (15-(_b)))#define _BWR(_l, _h) (((((1U << (15-(_l))) - 1) << 1) | 1) & ~((1U << (15-(_h))) - 1))#define _BB(_b) (1U << (7-(_b)))#define _BBR(_l, _h) (((((1U << (7-(_l))) - 1) << 1) | 1) & ~((1U << (7-(_h))) - 1))#define _B(_b) _BD(_b)#define _BR(_l, _h) _BDR(_l, _h)/****************************************************************//* * Check Board Identity: * * Return 1 always. */int checkboard(void){ printf ("Silicon Turnkey eXpress XTc\n"); return (0);}/****************************************************************/#define _NOT_USED_ 0xFFFFFFFF/****************************************************************/#define CS_0000 0x00000000#define CS_0001 0x10000000#define CS_0010 0x20000000#define CS_0011 0x30000000#define CS_0100 0x40000000#define CS_0101 0x50000000#define CS_0110 0x60000000#define CS_0111 0x70000000#define CS_1000 0x80000000#define CS_1001 0x90000000#define CS_1010 0xA0000000#define CS_1011 0xB0000000#define CS_1100 0xC0000000#define CS_1101 0xD0000000#define CS_1110 0xE0000000#define CS_1111 0xF0000000#define BS_0000 0x00000000#define BS_0001 0x01000000#define BS_0010 0x02000000#define BS_0011 0x03000000#define BS_0100 0x04000000#define BS_0101 0x05000000#define BS_0110 0x06000000#define BS_0111 0x07000000#define BS_1000 0x08000000#define BS_1001 0x09000000#define BS_1010 0x0A000000#define BS_1011 0x0B000000#define BS_1100 0x0C000000#define BS_1101 0x0D000000#define BS_1110 0x0E000000#define BS_1111 0x0F000000#define GPL0_AAAA 0x00000000#define GPL0_AAA0 0x00200000#define GPL0_AAA1 0x00300000#define GPL0_000A 0x00800000#define GPL0_0000 0x00A00000#define GPL0_0001 0x00B00000#define GPL0_111A 0x00C00000#define GPL0_1110 0x00E00000#define GPL0_1111 0x00F00000#define GPL1_0000 0x00000000#define GPL1_0001 0x00040000#define GPL1_1110 0x00080000#define GPL1_1111 0x000C0000#define GPL2_0000 0x00000000#define GPL2_0001 0x00010000#define GPL2_1110 0x00020000#define GPL2_1111 0x00030000#define GPL3_0000 0x00000000#define GPL3_0001 0x00004000#define GPL3_1110 0x00008000#define GPL3_1111 0x0000C000#define GPL4_0000 0x00000000#define GPL4_0001 0x00001000#define GPL4_1110 0x00002000#define GPL4_1111 0x00003000#define GPL5_0000 0x00000000#define GPL5_0001 0x00000400#define GPL5_1110 0x00000800#define GPL5_1111 0x00000C00#define LOOP 0x00000080#define EXEN 0x00000040#define AMX_COL 0x00000000#define AMX_ROW 0x00000020#define AMX_MAR 0x00000030#define NA 0x00000008#define UTA 0x00000004#define TODT 0x00000002#define LAST 0x00000001#define A10_AAAA GPL0_AAAA#define A10_AAA0 GPL0_AAA0#define A10_AAA1 GPL0_AAA1#define A10_000A GPL0_000A#define A10_0000 GPL0_0000#define A10_0001 GPL0_0001#define A10_111A GPL0_111A#define A10_1110 GPL0_1110#define A10_1111 GPL0_1111#define RAS_0000 GPL1_0000#define RAS_0001 GPL1_0001#define RAS_1110 GPL1_1110#define RAS_1111 GPL1_1111#define CAS_0000 GPL2_0000#define CAS_0001 GPL2_0001#define CAS_1110 GPL2_1110#define CAS_1111 GPL2_1111#define WE_0000 GPL3_0000#define WE_0001 GPL3_0001#define WE_1110 GPL3_1110#define WE_1111 GPL3_1111/* #define CAS_LATENCY 3 */#define CAS_LATENCY 2const uint sdram_table[0x40] = {#if CAS_LATENCY == 3 /* RSS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_0000 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */ CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */ _NOT_USED_, _NOT_USED_, /* RBS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_0001 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */ CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL, /* PALL */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | TODT | LAST, /* NOP */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, /* WSS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_0000 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */ _NOT_USED_, _NOT_USED_, _NOT_USED_, /* WBS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL, /* WRITE */ CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0001 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,#endif#if CAS_LATENCY == 2 /* RSS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_0001 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */ CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */ _NOT_USED_, _NOT_USED_, _NOT_USED_, /* RBS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */ CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0001 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, /* WSS */ CS_0001 | BS_1111 | A10_AAA0 | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */ CS_0000 | BS_0001 | A10_0001 | RAS_1110 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, /* WBS */ CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */ CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */ CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0001 | AMX_COL, /* WRITE */ CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */ CS_1110 | BS_0001 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL | UTA, /* NOP */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,#endif /* UPT */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_0001 | WE_1111 | AMX_COL | UTA | LOOP, /* ATRFR */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | LOOP, /* NOP */ CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, /* EXC */ CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | LAST, _NOT_USED_, /* REG */ CS_1110 | BS_1111 | A10_1110 | RAS_1110 | CAS_1110 | WE_1110 | AMX_MAR | UTA, CS_0001 | BS_1111 | A10_0001 | RAS_0001 | CAS_0001 | WE_0001 | AMX_MAR | UTA | LAST,};static const uint nandcs_table[0x40] = { /* RSS */ CS_1000 | GPL4_1111 | GPL5_1111 | UTA, CS_0000 | GPL4_1110 | GPL5_1111 | UTA, CS_0000 | GPL4_0000 | GPL5_1111 | UTA, CS_0000 | GPL4_0000 | GPL5_1111 | UTA, CS_0000 | GPL4_0000 | GPL5_1111, CS_0000 | GPL4_0001 | GPL5_1111 | UTA, CS_0000 | GPL4_1111 | GPL5_1111 | UTA, CS_0011 | GPL4_1111 | GPL5_1111 | UTA | LAST, /* NOP */ /* RBS */ _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, /* WSS */ CS_1000 | GPL4_1111 | GPL5_1110 | UTA, CS_0000 | GPL4_1111 | GPL5_0000 | UTA, CS_0000 | GPL4_1111 | GPL5_0000 | UTA,
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -