⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 vspi.flow.rpt

📁 FPGA/CPLD VHDL语言实现SPI
💻 RPT
字号:
Flow report for vspi
Fri Dec 07 17:30:14 2007
Version 6.0 Build 178 04/27/2006 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Flow Summary
  3. Flow Settings
  4. Flow Non-Default Global Settings
  5. Flow Elapsed Time
  6. Flow Log



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------------------------------+
; Flow Summary                                                       ;
+-------------------------+------------------------------------------+
; Flow Status             ; Successful - Fri Dec 07 17:30:14 2007    ;
; Quartus II Version      ; 6.0 Build 178 04/27/2006 SJ Full Version ;
; Revision Name           ; vspi                                     ;
; Top-level Entity Name   ; vspi                                     ;
; Family                  ; ACEX1K                                   ;
; Device                  ; EP1K100QC208-3                           ;
; Timing Models           ; Final                                    ;
; Met timing requirements ; Yes                                      ;
; Total logic elements    ; 119 / 4,992 ( 2 % )                      ;
; Total pins              ; 39 / 147 ( 27 % )                        ;
; Total memory bits       ; 0 / 49,152 ( 0 % )                       ;
; Total PLLs              ; 0                                        ;
+-------------------------+------------------------------------------+


+-----------------------------------------+
; Flow Settings                           ;
+-------------------+---------------------+
; Option            ; Setting             ;
+-------------------+---------------------+
; Start date & time ; 12/07/2007 17:29:29 ;
; Main task         ; Compilation         ;
; Revision Name     ; vspi                ;
+-------------------+---------------------+


+--------------------------------------------------------------------+
; Flow Non-Default Global Settings                                   ;
+-----------------+-------+---------------+-------------+------------+
; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
+-----------------+-------+---------------+-------------+------------+


+-------------------------------------+
; Flow Elapsed Time                   ;
+----------------------+--------------+
; Module Name          ; Elapsed Time ;
+----------------------+--------------+
; Analysis & Synthesis ; 00:00:10     ;
; Fitter               ; 00:00:26     ;
; Assembler            ; 00:00:03     ;
; Timing Analyzer      ; 00:00:04     ;
; Total                ; 00:00:43     ;
+----------------------+--------------+


------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off vspi -c vspi
quartus_fit --read_settings_files=off --write_settings_files=off vspi -c vspi
quartus_asm --read_settings_files=off --write_settings_files=off vspi -c vspi
quartus_tan --read_settings_files=off --write_settings_files=off vspi -c vspi



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -