freqtest.qsf

来自「基于fpga和sopc的用VHDL语言编写的EDA频率测试与FPGA单片机通讯」· QSF 代码 · 共 132 行

QSF
132
字号
# Copyright (C) 1991-2004 Altera Corporation
# Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
# support information,  device programming or simulation file,  and any other
# associated  documentation or information  provided by  Altera  or a partner
# under  Altera's   Megafunction   Partnership   Program  may  be  used  only
# to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
# other  use  of such  megafunction  design,  netlist,  support  information,
# device programming or simulation file,  or any other  related documentation
# or information  is prohibited  for  any  other purpose,  including, but not
# limited to  modification,  reverse engineering,  de-compiling, or use  with
# any other  silicon devices,  unless such use is  explicitly  licensed under
# a separate agreement with  Altera  or a megafunction partner.  Title to the
# intellectual property,  including patents,  copyrights,  trademarks,  trade
# secrets,  or maskworks,  embodied in any such megafunction design, netlist,
# support  information,  device programming or simulation file,  or any other
# related documentation or information provided by  Altera  or a megafunction
# partner, remains with Altera, the megafunction partner, or their respective
# licensors. No other licenses, including any licenses needed under any third
# party's intellectual property, are provided herein.


# The default values for assignments are stored in the file
#		FREQTEST_assignment_defaults.qdf
# If this file doesn't exist, and for assignments not listed, see file
#		assignment_defaults.qdf

# Altera recommends that you do not modify this file. This
# file is updated automatically by the Quartus II software
# and any changes you make may be lost or overwritten.


# Project-Wide Assignments
# ========================
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 4.1
set_global_assignment -name PROJECT_CREATION_TIME_DATE "06:59:02  SEPTEMBER 12, 2004"
set_global_assignment -name LAST_QUARTUS_VERSION 4.1
set_global_assignment -name VHDL_FILE cnt10.vhd
set_global_assignment -name VHDL_FILE reg32b.vhd
set_global_assignment -name VHDL_FILE testctl.vhd
set_global_assignment -name VHDL_FILE freqtest.vhd

# Pin & Location Assignments
# ==========================
set_location_assignment PIN_187 -to DIN\[3\]
set_location_assignment PIN_186 -to DIN\[2\]
set_location_assignment PIN_185 -to DIN\[1\]
set_location_assignment PIN_184 -to DIN\[0\]
set_location_assignment PIN_183 -to DLOW\[3\]
set_location_assignment PIN_182 -to DLOW\[2\]
set_location_assignment PIN_181 -to DLOW\[1\]
set_location_assignment PIN_180 -to DLOW\[0\]
set_location_assignment PIN_215 -to SEL\[3\]
set_location_assignment PIN_188 -to SEL\[2\]
set_location_assignment PIN_195 -to SEL\[1\]
set_location_assignment PIN_216 -to SEL\[0\]
set_location_assignment PIN_218 -to P37
set_location_assignment PIN_28 -to FSIN
set_location_assignment PIN_153 -to CLK
set_location_assignment PIN_168 -to DATAOUT\[11\]
set_location_assignment PIN_167 -to DATAOUT\[10\]
set_location_assignment PIN_166 -to DATAOUT\[9\]
set_location_assignment PIN_165 -to DATAOUT\[8\]
set_location_assignment PIN_164 -to DATAOUT\[7\]
set_location_assignment PIN_163 -to DATAOUT\[6\]
set_location_assignment PIN_162 -to DATAOUT\[5\]
set_location_assignment PIN_161 -to DATAOUT\[4\]
set_location_assignment PIN_160 -to DATAOUT\[3\]
set_location_assignment PIN_159 -to DATAOUT\[2\]
set_location_assignment PIN_158 -to DATAOUT\[1\]
set_location_assignment PIN_141 -to DATAOUT\[0\]

# Timing Assignments
# ==================
set_global_assignment -name CUT_OFF_READ_DURING_WRITE_PATHS OFF

# Analysis & Synthesis Assignments
# ================================
set_global_assignment -name DEVICE_FILTER_PACKAGE PQFP
set_global_assignment -name DEVICE_FILTER_PIN_COUNT 240
set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 8
set_global_assignment -name EDA_DESIGN_ENTRY_SYNTHESIS_TOOL SYNPLIFY
set_global_assignment -name FAMILY Cyclone
set_global_assignment -name TOP_LEVEL_ENTITY FREQTEST

# Fitter Assignments
# ==================
set_global_assignment -name DEVICE EP1C6Q240C8
set_global_assignment -name AUTO_RESTART_CONFIGURATION OFF
set_global_assignment -name OPTIMIZE_HOLD_TIMING OFF
set_global_assignment -name FITTER_EFFORT "STANDARD FIT"
set_global_assignment -name MAX7000B_VCCIO_IOBANK2 3.3V
set_global_assignment -name MAX7000B_VCCIO_IOBANK1 3.3V

# Timing Analysis Assignments
# ===========================
set_global_assignment -name EXCLUDE_TPD_PATHS_LESS_THAN 0.0NS

# Assembler Assignments
# =====================
set_global_assignment -name FLEX6K_CONFIGURATION_DEVICE EPC1PC8
set_global_assignment -name FLEX10K_CONFIGURATION_DEVICE EPC1PC8

# Simulator Assignments
# =====================
set_global_assignment -name START_TIME 0.0ns
set_global_assignment -name GLITCH_INTERVAL 0.0ns
set_global_assignment -name END_TIME 0.0ns

# LogicLock Region Assignments
# ============================
set_global_assignment -name LOGICLOCK_INCREMENTAL_COMPILE_ASSIGNMENT off

# ---------------------------------------------
# start EDA_TOOL_SETTINGS(eda_design_synthesis)

	# Analysis & Synthesis Assignments
	# ================================
	set_global_assignment -name EDA_LMF_FILE synplcty.lmf -section_id eda_design_synthesis

# end EDA_TOOL_SETTINGS(eda_design_synthesis)
# -------------------------------------------

# ----------------------
# start ENTITY(freqtest)

	# Analysis & Synthesis Assignments
	# ================================
	set_global_assignment -name AUTO_LCELL_INSERTION ON -entity freqtest

# end ENTITY(freqtest)
# --------------------

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?