📄 counter.map.rpt
字号:
|-- altshift:carry_ext_latency_ffs
|-- altshift:oflow_ext_latency_ffs
|-- altshift:result_ext_latency_ffs
|-- lpm_counter:q1_rtl_0
|-- alt_counter_f10ke:wysi_counter
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
; Compilation Hierarchy Node ; Logic Cells ; Registers ; Memory Bits ; Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name ;
+----------------------------------------+-------------+-----------+-------------+------+--------------+-------------------+------------------+-----------------+--------------------------------------------------------------------+
; |counter ; 57 (33) ; 32 ; 0 ; 12 ; 25 (9) ; 24 (24) ; 8 (0) ; 24 (0) ; |counter ;
; |lpm_add_sub:i_rtl_1| ; 8 (0) ; 0 ; 0 ; 0 ; 8 (0) ; 0 (0) ; 0 (0) ; 8 (0) ; |counter|lpm_add_sub:i_rtl_1 ;
; |addcore:adder| ; 8 (1) ; 0 ; 0 ; 0 ; 8 (1) ; 0 (0) ; 0 (0) ; 8 (1) ; |counter|lpm_add_sub:i_rtl_1|addcore:adder ;
; |a_csnbuffer:result_node| ; 7 (7) ; 0 ; 0 ; 0 ; 7 (7) ; 0 (0) ; 0 (0) ; 7 (7) ; |counter|lpm_add_sub:i_rtl_1|addcore:adder|a_csnbuffer:result_node ;
; |lpm_add_sub:i_rtl_2| ; 8 (0) ; 0 ; 0 ; 0 ; 8 (0) ; 0 (0) ; 0 (0) ; 8 (0) ; |counter|lpm_add_sub:i_rtl_2 ;
; |addcore:adder| ; 8 (1) ; 0 ; 0 ; 0 ; 8 (1) ; 0 (0) ; 0 (0) ; 8 (1) ; |counter|lpm_add_sub:i_rtl_2|addcore:adder ;
; |a_csnbuffer:result_node| ; 7 (7) ; 0 ; 0 ; 0 ; 7 (7) ; 0 (0) ; 0 (0) ; 7 (7) ; |counter|lpm_add_sub:i_rtl_2|addcore:adder|a_csnbuffer:result_node ;
; |lpm_counter:q1_rtl_0| ; 8 (0) ; 8 ; 0 ; 0 ; 0 (0) ; 0 (0) ; 8 (0) ; 8 (0) ; |counter|lpm_counter:q1_rtl_0 ;
; |alt_counter_f10ke:wysi_counter| ; 8 (8) ; 8 ; 0 ; 0 ; 0 (0) ; 0 (0) ; 8 (8) ; 8 (8) ; |counter|lpm_counter:q1_rtl_0|alt_counter_f10ke:wysi_counter ;
+----------------------------------------+-------------+-----------+-------------+------+--------------+-------------------+------------------+-----------------+--------------------------------------------------------------------+
+---------------------------------+
; Analysis & Synthesis Equations ;
+---------------------------------+
The equations can be found in e:/Documents and Settings/user/My Documents/pxh/2/counter.map.eqn.
+-----------------------------------------------------------------+
; Analysis & Synthesis Files Read ;
+------------------------------------------------------------------
; File Name ; Read ;
+----------------------------------------------------------+------+
; counter.vhd ; Read ;
; c:/quartus/libraries/megafunctions/lpm_counter.tdf ; Read ;
; c:/quartus/libraries/megafunctions/alt_counter_f10ke.tdf ; Read ;
; c:/quartus/libraries/megafunctions/lpm_add_sub.tdf ; Read ;
; c:/quartus/libraries/megafunctions/addcore.tdf ; Read ;
; c:/quartus/libraries/megafunctions/a_csnbuffer.tdf ; Read ;
; c:/quartus/libraries/megafunctions/altshift.tdf ; Read ;
+----------------------------------------------------------+------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------------------------------
; Resource ; Usage ;
+-------------------------------+-------------+
; Logic cells ; 57 ;
; Total combinational functions ; 33 ;
; Total registers ; 32 ;
; I/O pins ; 12 ;
; Maximum fan-out node ; clk2 ;
; Maximum fan-out ; 16 ;
; Total fan-out ; 159 ;
; Average fan-out ; 2.30 ;
+-------------------------------+-------------+
+----------------------------------------------------------------+
; WYSIWYG Cells ;
+-----------------------------------------------------------------
; Statistic ; Value ;
+--------------------------------------------------------+-------+
; Number of WYSIWYG cells ; 8 ;
; Number of synthesis-generated cells ; 49 ;
; Number of WYSIWYG LUTs ; 8 ;
; Number of synthesis-generated LUTs ; 25 ;
; Number of WYSIWYG registers ; 8 ;
; Number of synthesis-generated registers ; 24 ;
; Number of cells with combinational logic only ; 25 ;
; Number of cells with registers only ; 24 ;
; Number of cells with combinational logic and registers ; 8 ;
+--------------------------------------------------------+-------+
+----------------------------------------------+
; General Register Statistics ;
+-----------------------------------------------
; Statistic ; Value ;
+--------------------------------------+-------+
; Number of registers using SCLR ; 0 ;
; Number of registers using SLOAD ; 0 ;
; Number of registers using ACLR ; 0 ;
; Number of registers using ALOAD ; 16 ;
; Number of registers using CLK_ENABLE ; 0 ;
; Number of registers using OE ; 0 ;
; Number of registers using PRESET ; 0 ;
+--------------------------------------+-------+
+--------------------------------+
; Analysis & Synthesis Messages ;
+--------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 4.0 Build 190 1/28/2004 SJ Full Version
Info: Processing started: Thu Nov 01 15:37:54 2007
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off counter -c counter
Info: Found 2 design units and 1 entities in source file counter.vhd
Info: Found design unit 1: counter-one
Info: Found entity 1: counter
Warning: VHDL Process Statement warning at counter.vhd(14): signal a is in statement, but is not in sensitivity list
Warning: VHDL Process Statement warning at counter.vhd(15): signal b is in statement, but is not in sensitivity list
Warning: VHDL Process Statement warning at counter.vhd(23): signal b is in statement, but is not in sensitivity list
Info: Inferred 1 megafunctions from design logic
Info: Inferred lpm_counter megafunction (LPM_WIDTH=8) from the following logic: q1[7]~0
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/lpm_counter.tdf
Info: Found entity 1: lpm_counter
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/alt_counter_f10ke.tdf
Info: Found entity 1: alt_counter_f10ke
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/lpm_add_sub.tdf
Info: Found entity 1: lpm_add_sub
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/addcore.tdf
Info: Found entity 1: addcore
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/a_csnbuffer.tdf
Info: Found entity 1: a_csnbuffer
Info: Found 1 design units and 1 entities in source file c:/quartus/libraries/megafunctions/altshift.tdf
Info: Found entity 1: altshift
Info: Implemented 69 device resources after synthesis - the final resource count might be different
Info: Implemented 4 input pins
Info: Implemented 8 output pins
Info: Implemented 57 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 3 warnings
Info: Processing ended: Thu Nov 01 15:37:57 2007
Info: Elapsed time: 00:00:02
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -