📄 song.fit.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.1 Build 181 06/29/2004 SJ Full Version " "Info: Version 4.1 Build 181 06/29/2004 SJ Full Version" { } { } 0} { "Info" "IQEXE_START_BANNER_TIME" "Wed Oct 24 15:05:07 2007 " "Info: Processing started: Wed Oct 24 15:05:07 2007" { } { } 0} } { } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --import_settings_files=off --export_settings_files=off song -c song " "Info: Command: quartus_fit --import_settings_files=off --export_settings_files=off song -c song" { } { } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "song EP1C12Q240C8 " "Info: Selected device EP1C12Q240C8 for design song" { } { } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation -- Fitter effort may be decreased to reduce compilation time" { } { } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C6Q240C8 " "Info: Device EP1C6Q240C8 is compatible" { } { } 2} } { } 2}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" { } { } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" { } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" { } { } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk8hz Global clock in PIN 153 " "Info: Automatically promoted signal clk8hz to use Global clock in PIN 153" { } { { "E:/highflu documents/quartwork/song/song.vhd" "" "" { Text "E:/highflu documents/quartwork/song/song.vhd" 6 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk12mhz Global clock in PIN 29 " "Info: Automatically promoted signal clk12mhz to use Global clock in PIN 29" { } { { "E:/highflu documents/quartwork/song/song.vhd" "" "" { Text "E:/highflu documents/quartwork/song/song.vhd" 5 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "speakera:u3\|preclk~15 Global clock " "Info: Automatically promoted signal speakera:u3\|preclk~15 to use Global clock" { } { { "E:/highflu documents/quartwork/song/speakera.vhd" "" "" { Text "E:/highflu documents/quartwork/song/speakera.vhd" 12 -1 0 } } } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "notetabs:u1\|reduce_nor~0 Global clock " "Info: Automatically promoted signal notetabs:u1\|reduce_nor~0 to use Global clock" { } { { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "notetabs:u1\|reduce_nor~0" } } } } { "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" "" "" { Report "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" Compiler "song" "UNKNOWN" "V1" "E:/highflu documents/quartwork/song/db/song.quartus_db" { Floorplan "" "" "" { notetabs:u1|reduce_nor~0 } "NODE_NAME" } } } { "E:/highflu documents/quartwork/song/song.fld" "" "" { Floorplan "E:/highflu documents/quartwork/song/song.fld" "" "" { notetabs:u1|reduce_nor~0 } "NODE_NAME" } } } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" { } { } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_START_REGPACKING_INFO" "" "Info: Starting register packing" { } { } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" { } { } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" { } { } 0}
{ "Info" "IFYGR_FYGR_START_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Start DSP scan-chain inferencing" { } { } 0}
{ "Info" "IFYGR_FYGR_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Completed DSP scan-chain inferencing" { } { } 0}
{ "Info" "IFYGR_FYGR_START_LUT_IO_MAC_RAM_PACKING" "" "Info: Moving registers into I/Os, LUTs, DSP and RAM blocks to improve timing and density" { } { } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" { } { } 0}
{ "Info" "IFYGR_FYGR_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Info: Finished moving registers into I/Os, LUTs, DSP and RAM blocks" { } { } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "0 " "Info: Fitter placement preparation operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "4.319 ns memory memory " "Info: Estimated most critical path is memory to memory delay of 4.319 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns notetabs:u1\|music:u4\|altsyncram:altsyncram_component\|altsyncram_v821:auto_generated\|ram_block1a0~porta_address_reg0 1 MEM M4K_X33_Y19 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = M4K_X33_Y19; Fanout = 1; MEM Node = 'notetabs:u1\|music:u4\|altsyncram:altsyncram_component\|altsyncram_v821:auto_generated\|ram_block1a0~porta_address_reg0'" { } { { "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" "" "" { Report "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" Compiler "song" "UNKNOWN" "V1" "E:/highflu documents/quartwork/song/db/song.quartus_db" { Floorplan "" "" "" { notetabs:u1|music:u4|altsyncram:altsyncram_component|altsyncram_v821:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } } { "E:/highflu documents/quartwork/song/db/altsyncram_v821.tdf" "" "" { Text "E:/highflu documents/quartwork/song/db/altsyncram_v821.tdf" 38 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.319 ns) 4.319 ns notetabs:u1\|music:u4\|altsyncram:altsyncram_component\|altsyncram_v821:auto_generated\|q_a\[0\] 2 MEM M4K_X33_Y19 14 " "Info: 2: + IC(0.000 ns) + CELL(4.319 ns) = 4.319 ns; Loc. = M4K_X33_Y19; Fanout = 14; MEM Node = 'notetabs:u1\|music:u4\|altsyncram:altsyncram_component\|altsyncram_v821:auto_generated\|q_a\[0\]'" { } { { "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" "" "" { Report "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" Compiler "song" "UNKNOWN" "V1" "E:/highflu documents/quartwork/song/db/song.quartus_db" { Floorplan "" "" "4.319 ns" { notetabs:u1|music:u4|altsyncram:altsyncram_component|altsyncram_v821:auto_generated|ram_block1a0~porta_address_reg0 notetabs:u1|music:u4|altsyncram:altsyncram_component|altsyncram_v821:auto_generated|q_a[0] } "NODE_NAME" } } } { "E:/highflu documents/quartwork/song/db/altsyncram_v821.tdf" "" "" { Text "E:/highflu documents/quartwork/song/db/altsyncram_v821.tdf" 35 2 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.319 ns 100.00 % " "Info: Total cell delay = 4.319 ns ( 100.00 % )" { } { } 0} } { { "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" "" "" { Report "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" Compiler "song" "UNKNOWN" "V1" "E:/highflu documents/quartwork/song/db/song.quartus_db" { Floorplan "" "" "4.319 ns" { notetabs:u1|music:u4|altsyncram:altsyncram_component|altsyncram_v821:auto_generated|ram_block1a0~porta_address_reg0 notetabs:u1|music:u4|altsyncram:altsyncram_component|altsyncram_v821:auto_generated|q_a[0] } "NODE_NAME" } } } } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PLACER_ESTIMATED_PERCENT_ROUTING_RESOURCE_USAGE" "1 " "Info: Estimated interconnect usage is 1% of the available device resources" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "0 " "Info: Fitter placement operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "0 " "Info: Fitter routing operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0}
{ "Warning" "WFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "1 " "Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "code1\[3\] GND " "Info: Pin code1\[3\] has GND driving its datain port" { } { { "E:/highflu documents/quartwork/song/song.vhd" "" "" { Text "E:/highflu documents/quartwork/song/song.vhd" 7 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "code1\[3\]" } } } } { "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" "" "" { Report "E:/highflu documents/quartwork/song/db/song_cmp.qrpt" Compiler "song" "UNKNOWN" "V1" "E:/highflu documents/quartwork/song/db/song.quartus_db" { Floorplan "" "" "" { code1[3] } "NODE_NAME" } } } { "E:/highflu documents/quartwork/song/song.fld" "" "" { Floorplan "E:/highflu documents/quartwork/song/song.fld" "" "" { code1[3] } "NODE_NAME" } } } 0} } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 1 " "Info: Quartus II Fitter was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Wed Oct 24 15:05:16 2007 " "Info: Processing ended: Wed Oct 24 15:05:16 2007" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:08 " "Info: Elapsed time: 00:00:08" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -