⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mthca_qp.c

📁 h内核
💻 C
📖 第 1 页 / 共 3 页
字号:
/* * Copyright (c) 2004 Topspin Communications.  All rights reserved. * * This software is available to you under a choice of one of two * licenses.  You may choose to be licensed under the terms of the GNU * General Public License (GPL) Version 2, available from the file * COPYING in the main directory of this source tree, or the * OpenIB.org BSD license below: * *     Redistribution and use in source and binary forms, with or *     without modification, are permitted provided that the following *     conditions are met: * *      - Redistributions of source code must retain the above *        copyright notice, this list of conditions and the following *        disclaimer. * *      - Redistributions in binary form must reproduce the above *        copyright notice, this list of conditions and the following *        disclaimer in the documentation and/or other materials *        provided with the distribution. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE * SOFTWARE. * * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $ */#include <linux/init.h>#include <ib_verbs.h>#include <ib_cache.h>#include <ib_pack.h>#include "mthca_dev.h"#include "mthca_cmd.h"enum {	MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,	MTHCA_ACK_REQ_FREQ       = 10,	MTHCA_FLIGHT_LIMIT       = 9,	MTHCA_UD_HEADER_SIZE     = 72 /* largest UD header possible */};enum {	MTHCA_QP_STATE_RST  = 0,	MTHCA_QP_STATE_INIT = 1,	MTHCA_QP_STATE_RTR  = 2,	MTHCA_QP_STATE_RTS  = 3,	MTHCA_QP_STATE_SQE  = 4,	MTHCA_QP_STATE_SQD  = 5,	MTHCA_QP_STATE_ERR  = 6,	MTHCA_QP_STATE_DRAINING = 7};enum {	MTHCA_QP_ST_RC 	= 0x0,	MTHCA_QP_ST_UC 	= 0x1,	MTHCA_QP_ST_RD 	= 0x2,	MTHCA_QP_ST_UD 	= 0x3,	MTHCA_QP_ST_MLX = 0x7};enum {	MTHCA_QP_PM_MIGRATED = 0x3,	MTHCA_QP_PM_ARMED    = 0x0,	MTHCA_QP_PM_REARM    = 0x1};enum {	/* qp_context flags */	MTHCA_QP_BIT_DE  = 1 <<  8,	/* params1 */	MTHCA_QP_BIT_SRE = 1 << 15,	MTHCA_QP_BIT_SWE = 1 << 14,	MTHCA_QP_BIT_SAE = 1 << 13,	MTHCA_QP_BIT_SIC = 1 <<  4,	MTHCA_QP_BIT_SSC = 1 <<  3,	/* params2 */	MTHCA_QP_BIT_RRE = 1 << 15,	MTHCA_QP_BIT_RWE = 1 << 14,	MTHCA_QP_BIT_RAE = 1 << 13,	MTHCA_QP_BIT_RIC = 1 <<  4,	MTHCA_QP_BIT_RSC = 1 <<  3};struct mthca_qp_path {	u32 port_pkey;	u8  rnr_retry;	u8  g_mylmc;	u16 rlid;	u8  ackto;	u8  mgid_index;	u8  static_rate;	u8  hop_limit;	u32 sl_tclass_flowlabel;	u8  rgid[16];} __attribute__((packed));struct mthca_qp_context {	u32 flags;	u32 sched_queue;	u32 mtu_msgmax;	u32 usr_page;	u32 local_qpn;	u32 remote_qpn;	u32 reserved1[2];	struct mthca_qp_path pri_path;	struct mthca_qp_path alt_path;	u32 rdd;	u32 pd;	u32 wqe_base;	u32 wqe_lkey;	u32 params1;	u32 reserved2;	u32 next_send_psn;	u32 cqn_snd;	u32 next_snd_wqe[2];	u32 last_acked_psn;	u32 ssn;	u32 params2;	u32 rnr_nextrecvpsn;	u32 ra_buff_indx;	u32 cqn_rcv;	u32 next_rcv_wqe[2];	u32 qkey;	u32 srqn;	u32 rmsn;	u32 reserved3[19];} __attribute__((packed));struct mthca_qp_param {	u32 opt_param_mask;	u32 reserved1;	struct mthca_qp_context context;	u32 reserved2[62];} __attribute__((packed));enum {	MTHCA_QP_OPTPAR_ALT_ADDR_PATH     = 1 << 0,	MTHCA_QP_OPTPAR_RRE               = 1 << 1,	MTHCA_QP_OPTPAR_RAE               = 1 << 2,	MTHCA_QP_OPTPAR_RWE               = 1 << 3,	MTHCA_QP_OPTPAR_PKEY_INDEX        = 1 << 4,	MTHCA_QP_OPTPAR_Q_KEY             = 1 << 5,	MTHCA_QP_OPTPAR_RNR_TIMEOUT       = 1 << 6,	MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,	MTHCA_QP_OPTPAR_SRA_MAX           = 1 << 8,	MTHCA_QP_OPTPAR_RRA_MAX           = 1 << 9,	MTHCA_QP_OPTPAR_PM_STATE          = 1 << 10,	MTHCA_QP_OPTPAR_PORT_NUM          = 1 << 11,	MTHCA_QP_OPTPAR_RETRY_COUNT       = 1 << 12,	MTHCA_QP_OPTPAR_ALT_RNR_RETRY     = 1 << 13,	MTHCA_QP_OPTPAR_ACK_TIMEOUT       = 1 << 14,	MTHCA_QP_OPTPAR_RNR_RETRY         = 1 << 15,	MTHCA_QP_OPTPAR_SCHED_QUEUE       = 1 << 16};enum {	MTHCA_OPCODE_NOP            = 0x00,	MTHCA_OPCODE_RDMA_WRITE     = 0x08,	MTHCA_OPCODE_RDMA_WRITE_IMM = 0x09,	MTHCA_OPCODE_SEND           = 0x0a,	MTHCA_OPCODE_SEND_IMM       = 0x0b,	MTHCA_OPCODE_RDMA_READ      = 0x10,	MTHCA_OPCODE_ATOMIC_CS      = 0x11,	MTHCA_OPCODE_ATOMIC_FA      = 0x12,	MTHCA_OPCODE_BIND_MW        = 0x18,	MTHCA_OPCODE_INVALID        = 0xff};enum {	MTHCA_NEXT_DBD       = 1 << 7,	MTHCA_NEXT_FENCE     = 1 << 6,	MTHCA_NEXT_CQ_UPDATE = 1 << 3,	MTHCA_NEXT_EVENT_GEN = 1 << 2,	MTHCA_NEXT_SOLICIT   = 1 << 1,	MTHCA_MLX_VL15       = 1 << 17,	MTHCA_MLX_SLR        = 1 << 16};struct mthca_next_seg {	u32 nda_op;		/* [31:6] next WQE [4:0] next opcode */	u32 ee_nds;		/* [31:8] next EE  [7] DBD [6] F [5:0] next WQE size */	u32 flags;		/* [3] CQ [2] Event [1] Solicit */	u32 imm;		/* immediate data */};struct mthca_ud_seg {	u32 reserved1;	u32 lkey;	u64 av_addr;	u32 reserved2[4];	u32 dqpn;	u32 qkey;	u32 reserved3[2];};struct mthca_bind_seg {	u32 flags;		/* [31] Atomic [30] rem write [29] rem read */	u32 reserved;	u32 new_rkey;	u32 lkey;	u64 addr;	u64 length;};struct mthca_raddr_seg {	u64 raddr;	u32 rkey;	u32 reserved;};struct mthca_atomic_seg {	u64 swap_add;	u64 compare;};struct mthca_data_seg {	u32 byte_count;	u32 lkey;	u64 addr;};struct mthca_mlx_seg {	u32 nda_op;	u32 nds;	u32 flags;		/* [17] VL15 [16] SLR [14:12] static rate				   [11:8] SL [3] C [2] E */	u16 rlid;	u16 vcrc;};static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp){	return qp->qpn >= dev->qp_table.sqp_start &&		qp->qpn <= dev->qp_table.sqp_start + 3;}static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp){	return qp->qpn >= dev->qp_table.sqp_start &&		qp->qpn <= dev->qp_table.sqp_start + 1;}static void *get_recv_wqe(struct mthca_qp *qp, int n){	if (qp->is_direct)		return qp->queue.direct.buf + (n << qp->rq.wqe_shift);	else		return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +			((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));}static void *get_send_wqe(struct mthca_qp *qp, int n){	if (qp->is_direct)		return qp->queue.direct.buf + qp->send_wqe_offset +			(n << qp->sq.wqe_shift);	else		return qp->queue.page_list[(qp->send_wqe_offset +					    (n << qp->sq.wqe_shift)) >>					   PAGE_SHIFT].buf +			((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &			 (PAGE_SIZE - 1));}void mthca_qp_event(struct mthca_dev *dev, u32 qpn,		    enum ib_event_type event_type){	struct mthca_qp *qp;	struct ib_event event;	spin_lock(&dev->qp_table.lock);	qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));	if (qp)		atomic_inc(&qp->refcount);	spin_unlock(&dev->qp_table.lock);	if (!qp) {		mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);		return;	}	event.device      = &dev->ib_dev;	event.event       = event_type;	event.element.qp  = &qp->ibqp;	if (qp->ibqp.event_handler)		qp->ibqp.event_handler(&event, qp->ibqp.qp_context);	if (atomic_dec_and_test(&qp->refcount))		wake_up(&qp->wait);}static int to_mthca_state(enum ib_qp_state ib_state){	switch (ib_state) {	case IB_QPS_RESET: return MTHCA_QP_STATE_RST;	case IB_QPS_INIT:  return MTHCA_QP_STATE_INIT;	case IB_QPS_RTR:   return MTHCA_QP_STATE_RTR;	case IB_QPS_RTS:   return MTHCA_QP_STATE_RTS;	case IB_QPS_SQD:   return MTHCA_QP_STATE_SQD;	case IB_QPS_SQE:   return MTHCA_QP_STATE_SQE;	case IB_QPS_ERR:   return MTHCA_QP_STATE_ERR;	default:                return -1;	}}enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };static int to_mthca_st(int transport){	switch (transport) {	case RC:  return MTHCA_QP_ST_RC;	case UC:  return MTHCA_QP_ST_UC;	case UD:  return MTHCA_QP_ST_UD;	case RD:  return MTHCA_QP_ST_RD;	case MLX: return MTHCA_QP_ST_MLX;	default:  return -1;	}}static const struct {	int trans;	u32 req_param[NUM_TRANS];	u32 opt_param[NUM_TRANS];} state_table[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {	[IB_QPS_RESET] = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_INIT]  = {			.trans = MTHCA_TRANS_RST2INIT,			.req_param = {				[UD]  = (IB_QP_PKEY_INDEX |					 IB_QP_PORT       |					 IB_QP_QKEY),				[RC]  = (IB_QP_PKEY_INDEX |					 IB_QP_PORT       |					 IB_QP_ACCESS_FLAGS),				[MLX] = (IB_QP_PKEY_INDEX |					 IB_QP_QKEY),			},			/* bug-for-bug compatibility with VAPI: */			.opt_param = {				[MLX] = IB_QP_PORT			}		},	},	[IB_QPS_INIT]  = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_INIT]  = {			.trans = MTHCA_TRANS_INIT2INIT,			.opt_param = {				[UD]  = (IB_QP_PKEY_INDEX |					 IB_QP_PORT       |					 IB_QP_QKEY),				[RC]  = (IB_QP_PKEY_INDEX |					 IB_QP_PORT       |					 IB_QP_ACCESS_FLAGS),				[MLX] = (IB_QP_PKEY_INDEX |					 IB_QP_QKEY),			}		},		[IB_QPS_RTR]   = {			.trans = MTHCA_TRANS_INIT2RTR,			.req_param = {				[RC]  = (IB_QP_AV                  |					 IB_QP_PATH_MTU            |					 IB_QP_DEST_QPN            |					 IB_QP_RQ_PSN              |					 IB_QP_MAX_DEST_RD_ATOMIC  |					 IB_QP_MIN_RNR_TIMER),			},			.opt_param = {				[UD]  = (IB_QP_PKEY_INDEX |					 IB_QP_QKEY),				[RC]  = (IB_QP_ALT_PATH     |					 IB_QP_ACCESS_FLAGS |					 IB_QP_PKEY_INDEX),				[MLX] = (IB_QP_PKEY_INDEX |					 IB_QP_QKEY),			}		}	},	[IB_QPS_RTR]   = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_RTS]   = {			.trans = MTHCA_TRANS_RTR2RTS,			.req_param = {				[UD]  = IB_QP_SQ_PSN,				[RC]  = (IB_QP_TIMEOUT           |					 IB_QP_RETRY_CNT         |					 IB_QP_RNR_RETRY         |					 IB_QP_SQ_PSN            |					 IB_QP_MAX_QP_RD_ATOMIC),				[MLX] = IB_QP_SQ_PSN,			},			.opt_param = {				[UD]  = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),				[RC]  = (IB_QP_CUR_STATE             |					 IB_QP_ALT_PATH              |					 IB_QP_ACCESS_FLAGS          |					 IB_QP_PKEY_INDEX            |					 IB_QP_MIN_RNR_TIMER         |					 IB_QP_PATH_MIG_STATE),				[MLX] = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),			}		}	},	[IB_QPS_RTS]   = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_RTS]   = {			.trans = MTHCA_TRANS_RTS2RTS,			.opt_param = {				[UD]  = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),				[RC]  = (IB_QP_ACCESS_FLAGS          |					 IB_QP_ALT_PATH              |					 IB_QP_PATH_MIG_STATE        |					 IB_QP_MIN_RNR_TIMER),				[MLX] = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),			}		},		[IB_QPS_SQD]   = {			.trans = MTHCA_TRANS_RTS2SQD,		},	},	[IB_QPS_SQD]   = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_RTS]   = {			.trans = MTHCA_TRANS_SQD2RTS,			.opt_param = {				[UD]  = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),				[RC]  = (IB_QP_CUR_STATE             |					 IB_QP_ALT_PATH              |					 IB_QP_ACCESS_FLAGS          |					 IB_QP_MIN_RNR_TIMER         |					 IB_QP_PATH_MIG_STATE),				[MLX] = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),			}		},		[IB_QPS_SQD]   = {			.trans = MTHCA_TRANS_SQD2SQD,			.opt_param = {				[UD]  = (IB_QP_PKEY_INDEX            |					 IB_QP_QKEY),				[RC]  = (IB_QP_AV                    |					 IB_QP_TIMEOUT               |					 IB_QP_RETRY_CNT             |					 IB_QP_RNR_RETRY             |					 IB_QP_MAX_QP_RD_ATOMIC      |					 IB_QP_MAX_DEST_RD_ATOMIC    |					 IB_QP_CUR_STATE             |					 IB_QP_ALT_PATH              |					 IB_QP_ACCESS_FLAGS          |					 IB_QP_PKEY_INDEX            |					 IB_QP_MIN_RNR_TIMER         |					 IB_QP_PATH_MIG_STATE),				[MLX] = (IB_QP_PKEY_INDEX            |					 IB_QP_QKEY),			}		}	},	[IB_QPS_SQE]   = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },		[IB_QPS_RTS]   = {			.trans = MTHCA_TRANS_SQERR2RTS,			.opt_param = {				[UD]  = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),				[RC]  = (IB_QP_CUR_STATE             |					 IB_QP_MIN_RNR_TIMER),				[MLX] = (IB_QP_CUR_STATE             |					 IB_QP_QKEY),			}		}	},	[IB_QPS_ERR] = {		[IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },		[IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR }	}};static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,			int attr_mask){	if (attr_mask & IB_QP_PKEY_INDEX)		sqp->pkey_index = attr->pkey_index;	if (attr_mask & IB_QP_QKEY)		sqp->qkey = attr->qkey;	if (attr_mask & IB_QP_SQ_PSN)		sqp->send_psn = attr->sq_psn;}static void init_port(struct mthca_dev *dev, int port){	int err;	u8 status;	struct mthca_init_ib_param param;	memset(&param, 0, sizeof param);	param.enable_1x = 1;	param.enable_4x = 1;	param.vl_cap    = dev->limits.vl_cap;	param.mtu_cap   = dev->limits.mtu_cap;	param.gid_cap   = dev->limits.gid_table_len;	param.pkey_cap  = dev->limits.pkey_table_len;	err = mthca_INIT_IB(dev, &param, port, &status);	if (err)		mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);	if (status)		mthca_warn(dev, "INIT_IB returned status %02x.\n", status);}int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask){	struct mthca_dev *dev = to_mdev(ibqp->device);	struct mthca_qp *qp = to_mqp(ibqp);	enum ib_qp_state cur_state, new_state;	void *mailbox = NULL;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -