📄 xparameters.h
字号:
/********************************************************************* CAUTION: This file is automatically generated by libgen.* Version: Xilinx EDK 6.1.2 EDK_G.14* DO NOT EDIT.** Author: Xilinx, Inc.*** This program is free software; you can redistribute it and/or modify it* under the terms of the GNU General Public License as published by the* Free Software Foundation; either version 2 of the License, or (at your* option) any later version.*** XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" AS A* COURTESY TO YOU. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION AS* ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD,* XILINX IS MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE* FROM ANY CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING* ANY THIRD PARTY RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION.* XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO* THE ADEQUACY OF THE IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY* WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM* CLAIMS OF INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND* FITNESS FOR A PARTICULAR PURPOSE.*** Xilinx hardware products are not intended for use in life support* appliances, devices, or systems. Use in such applications is* expressly prohibited.*** (c) Copyright 2002-2004 Xilinx Inc.* All rights reserved.*** You should have received a copy of the GNU General Public License along* with this program; if not, write to the Free Software Foundation, Inc.,* 675 Mass Ave, Cambridge, MA 02139, USA.** Description: Driver parameters********************************************************************/#define XPAR_XPCI_NUM_INSTANCES 1#define XPAR_XPCI_CLOCK_HZ 33333333#define XPAR_OPB_PCI_REF_0_DEVICE_ID 0#define XPAR_OPB_PCI_REF_0_BASEADDR 0x20000000#define XPAR_OPB_PCI_REF_0_HIGHADDR 0x3FFFFFFF#define XPAR_OPB_PCI_REF_0_CONFIG_ADDR 0x3C000000#define XPAR_OPB_PCI_REF_0_CONFIG_DATA 0x3C000004#define XPAR_OPB_PCI_REF_0_LCONFIG_ADDR 0x3E000000#define XPAR_OPB_PCI_REF_0_MEM_BASEADDR 0x20000000#define XPAR_OPB_PCI_REF_0_MEM_HIGHADDR 0x37FFFFFF#define XPAR_OPB_PCI_REF_0_IO_BASEADDR 0x38000000#define XPAR_OPB_PCI_REF_0_IO_HIGHADDR 0x3BFFFFFF/******************************************************************/#define XPAR_XEMAC_NUM_INSTANCES 1#define XPAR_OPB_ETHERNET_0_BASEADDR 0x60000000#define XPAR_OPB_ETHERNET_0_HIGHADDR 0x60003FFF#define XPAR_OPB_ETHERNET_0_DEVICE_ID 0#define XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST 1#define XPAR_OPB_ETHERNET_0_DMA_PRESENT 1#define XPAR_OPB_ETHERNET_0_MII_EXIST 1/******************************************************************/#define XPAR_MY_OPB_GPIO_0_DEVICE_ID_0 0#define XPAR_MY_OPB_GPIO_0_BASEADDR_0 0x90000000#define XPAR_MY_OPB_GPIO_0_HIGHADDR_0 (0x90000000+0x7)#define XPAR_MY_OPB_GPIO_0_DEVICE_ID_1 1#define XPAR_MY_OPB_GPIO_0_BASEADDR_1 (0x90000000+0x8)#define XPAR_MY_OPB_GPIO_0_HIGHADDR_1 (0x90000000+0x1F)#define XPAR_XGPIO_NUM_INSTANCES 2/******************************************************************/#define XPAR_XIIC_NUM_INSTANCES 1#define XPAR_OPB_IIC_0_BASEADDR 0xA8000000#define XPAR_OPB_IIC_0_HIGHADDR 0xA80001FF#define XPAR_OPB_IIC_0_DEVICE_ID 0#define XPAR_OPB_IIC_0_TEN_BIT_ADR 0/******************************************************************/#define XPAR_XUARTNS550_NUM_INSTANCES 2#define XPAR_XUARTNS550_CLOCK_HZ 100000000#define XPAR_OPB_UART16550_0_BASEADDR 0xA0000000#define XPAR_OPB_UART16550_0_HIGHADDR 0xA0001FFF#define XPAR_OPB_UART16550_0_DEVICE_ID 0#define XPAR_OPB_UART16550_1_BASEADDR 0xA0010000#define XPAR_OPB_UART16550_1_HIGHADDR 0xA0011FFF#define XPAR_OPB_UART16550_1_DEVICE_ID 1/******************************************************************/#define XPAR_XSPI_NUM_INSTANCES 1#define XPAR_OPB_SPI_0_BASEADDR 0xA4000000#define XPAR_OPB_SPI_0_HIGHADDR 0xA400007F#define XPAR_OPB_SPI_0_DEVICE_ID 0#define XPAR_OPB_SPI_0_FIFO_EXIST 1#define XPAR_OPB_SPI_0_SPI_SLAVE_ONLY 0#define XPAR_OPB_SPI_0_NUM_SS_BITS 1/******************************************************************/#define XPAR_XPS2_NUM_INSTANCES 2#define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0 0#define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0 0xA9000000#define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0 (0xA9000000+0x3F)#define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1 1#define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1 (0xA9000000+0x1000)#define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1 (0xA9000000+0x103F)/******************************************************************/#define XPAR_XTOUCHSCREEN_NUM_INSTANCES 1#define XPAR_OPB_TSD_REF_0_BASEADDR 0xAA000000#define XPAR_OPB_TSD_REF_0_HIGHADDR 0xAA000007#define XPAR_OPB_TSD_REF_0_DEVICE_ID 0/******************************************************************/#define XPAR_OPB_AC97_CONTROLLER_REF_0_BASEADDR 0xA6000000#define XPAR_OPB_AC97_CONTROLLER_REF_0_HIGHADDR 0xA60000FF#define XPAR_OPB_PAR_PORT_REF_0_BASEADDR 0x90010000#define XPAR_OPB_PAR_PORT_REF_0_HIGHADDR 0x900100FF#define XPAR_PLB_DDR_0_BASEADDR 0x00000000#define XPAR_PLB_DDR_0_HIGHADDR 0x0FFFFFFF/******************************************************************/#define XPAR_XINTC_HAS_IPR 1#define XPAR_INTC_MAX_NUM_INTR_INPUTS 18#define XPAR_XINTC_USE_DCR 0#define XPAR_XINTC_NUM_INSTANCES 1#define XPAR_DCR_INTC_0_BASEADDR 0xD0000FC0#define XPAR_DCR_INTC_0_HIGHADDR 0xD0000FDF#define XPAR_DCR_INTC_0_DEVICE_ID 0#define XPAR_DCR_INTC_0_KIND_OF_INTR 0x00038000/******************************************************************/#define XPAR_DCR_INTC_0_MISC_LOGIC_0_PHY_MII_INT_INTR 0#define XPAR_DCR_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR 1#define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_TEMP_CRIT_INTR 2#define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_IRQ_INTR 3#define XPAR_DCR_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR 4#define XPAR_DCR_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR 5#define XPAR_DCR_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR 6#define XPAR_DCR_INTC_0_OPB_UART16550_1_IP2INTC_IRPT_INTR 7#define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR 8#define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR 9#define XPAR_DCR_INTC_0_OPB_SPI_0_IP2INTC_IRPT_INTR 10#define XPAR_DCR_INTC_0_OPB_TSD_REF_0_INTR_INTR 11#define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_PLAYBACK_INTERRUPT_INTR 12#define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_RECORD_INTERRUPT_INTR 13#define XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR 14#define XPAR_DCR_INTC_0_PLB2OPB_BRIDGE_0_BUS_ERROR_DET_INTR 15#define XPAR_DCR_INTC_0_PLB_V34_0_BUS_ERROR_DET_INTR 16#define XPAR_DCR_INTC_0_OPB2PLB_BRIDGE_0_BUS_ERROR_DET_INTR 17/******************************************************************/#define XPAR_XTFT_NUM_INSTANCES 1#define XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR 0xD0000200#define XPAR_PLB_TFT_CNTLR_REF_0_DCR_HIGHADDR 0xD0000207#define XPAR_PLB_TFT_CNTLR_REF_0_DEVICE_ID 0/******************************************************************/#define XPAR_XSYSACE_MEM_WIDTH 8#define XPAR_XSYSACE_NUM_INSTANCES 1#define XPAR_OPB_SYSACE_0_BASEADDR 0xCF000000#define XPAR_OPB_SYSACE_0_HIGHADDR 0xCF0001FF#define XPAR_OPB_SYSACE_0_DEVICE_ID 0#define XPAR_OPB_SYSACE_0_MEM_WIDTH 8/******************************************************************/#define STDIN_BASEADDRESS 0xA0000000#define STDOUT_BASEADDRESS 0xA0000000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 300000000/******************************************************************//* U-Boot Redefines *//******************************************************************/#define XPAR_UARTNS550_0_BASEADDR (XPAR_OPB_UART16550_0_BASEADDR+0x1000)#define XPAR_UARTNS550_0_HIGHADDR XPAR_OPB_UART16550_0_HIGHADDR#define XPAR_UARTNS550_0_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ#define XPAR_UARTNS550_0_DEVICE_ID XPAR_OPB_UART16550_0_DEVICE_ID#define XPAR_UARTNS550_1_BASEADDR (XPAR_OPB_UART16550_1_BASEADDR+0x1000)#define XPAR_UARTNS550_1_HIGHADDR XPAR_OPB_UART16550_1_HIGHADDR#define XPAR_UARTNS550_1_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ#define XPAR_UARTNS550_1_DEVICE_ID XPAR_OPB_UART16550_1_DEVICE_ID/******************************************************************/#define XPAR_EMAC_0_BASEADDR XPAR_OPB_ETHERNET_0_BASEADDR#define XPAR_EMAC_0_HIGHADDR XPAR_OPB_ETHERNET_0_HIGHADDR#define XPAR_EMAC_0_DMA_PRESENT XPAR_OPB_ETHERNET_0_DMA_PRESENT#define XPAR_EMAC_0_MII_EXIST XPAR_OPB_ETHERNET_0_MII_EXIST#define XPAR_EMAC_0_ERR_COUNT_EXIST XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST#define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID/******************************************************************/#define XPAR_CORE_CLOCK_FREQ_HZ XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ/******************************************************************/
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -