📄 dianti.rpt
字号:
Project Information e:\program\dianti\dianti.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/08/2007 09:57:45
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
dianti EPF10K10LC84-4 9 31 0 0 0 % 213 36 %
veryhardd
EPF10K10LC84-4 1 1 0 0 0 % 60 10 %
TOTAL: 10 32 0 0 0 % 273 23 %
User Pins: 8 31 0
Project Information e:\program\dianti\dianti.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Node 'lclk' has assignments but doesn't exist or is a primitive array -- edit the project's ACF to fix the problem
Project Information e:\program\dianti\dianti.rpt
** MULTIPLE PIN CONNECTIONS **
For node name 'clk'
Connect: {dianti@1, veryhardd@43}
For node name '|VERYHARDD:1|:449'
Connect: {veryhardd@27, dianti@2}
Project Information e:\program\dianti\dianti.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
dianti@61 a1
dianti@62 a2
dianti@64 a3
dianti@1 clk
veryhardd@43 clk
dianti@60 door
dianti@37 down2
dianti@38 down3
dianti@28 k1
dianti@29 k2
dianti@30 k3
veryhardd --------- lclk
dianti@35 up1
dianti@36 up2
Project Information e:\program\dianti\dianti.rpt
** FILE HIERARCHY **
|veryhardd:1|
|veryhardd:1|lpm_add_sub:642|
|veryhardd:1|lpm_add_sub:642|addcore:adder|
|veryhardd:1|lpm_add_sub:642|altshift:result_ext_latency_ffs|
|veryhardd:1|lpm_add_sub:642|altshift:carry_ext_latency_ffs|
|veryhardd:1|lpm_add_sub:642|altshift:oflow_ext_latency_ffs|
|veryhardd:1|lpm_add_sub:1952|
|veryhardd:1|lpm_add_sub:1952|addcore:adder|
|veryhardd:1|lpm_add_sub:1952|altshift:result_ext_latency_ffs|
|veryhardd:1|lpm_add_sub:1952|altshift:carry_ext_latency_ffs|
|veryhardd:1|lpm_add_sub:1952|altshift:oflow_ext_latency_ffs|
|seg:19|
|dian:20|
|dian:20|lpm_add_sub:401|
|dian:20|lpm_add_sub:401|addcore:adder|
|dian:20|lpm_add_sub:401|altshift:result_ext_latency_ffs|
|dian:20|lpm_add_sub:401|altshift:carry_ext_latency_ffs|
|dian:20|lpm_add_sub:401|altshift:oflow_ext_latency_ffs|
Device-Specific Information: e:\program\dianti\dianti.rpt
dianti
***** Logic for device 'dianti' compiled without errors.
Device: EPF10K10LC84-4
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
|
V
E
R
Y
H
A
R ^
D C
R R R R D R R R O
E E E E : E E E N
S S S S V 1 G d G d S S S F
E E E E C | N i N i E E E _ ^
R R R R C : D a D a R R R # D n
V V V V I 4 c I n I n V V V T O C
q E E q E E q N q 4 l N 1 N 1 E E E C N E
3 D D 2 D D 1 T 0 9 k T 1 T 0 D D D K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | dian15
^nCE | 14 72 | sel3
#TDI | 15 71 | sel2
dian13 | 16 70 | sel1
dian0 | 17 69 | sel0
dian1 | 18 68 | GNDINT
dian2 | 19 67 | RESERVED
VCCINT | 20 66 | RESERVED
RESERVED | 21 65 | dian6
RESERVED | 22 EPF10K10LC84-4 64 | a3
dian4 | 23 63 | VCCINT
RESERVED | 24 62 | a2
dian14 | 25 61 | a1
GNDINT | 26 60 | door
q6 | 27 59 | q5
k1 | 28 58 | q4
k2 | 29 57 | #TMS
k3 | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | dian5
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ u u d d R V G G G G V G d d d d d R R
C n p p o o E C N N N N C N i i i i i E E
C C 1 2 w w S C D D D D C D a a a a a S S
I O n n E I I I I I I I n n n n n E E
N N 2 3 R N N N N N N N 9 3 1 7 8 R R
T F V T T T T T T T 2 V V
I E E E
G D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\program\dianti\dianti.rpt
dianti
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A3 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 6/22( 27%)
A5 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 6/22( 27%)
A8 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 2/22( 9%)
A10 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 6/22( 27%)
A11 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 11/22( 50%)
A13 8/ 8(100%) 3/ 8( 37%) 3/ 8( 37%) 1/2 0/2 7/22( 31%)
A14 2/ 8( 25%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 5/22( 22%)
A15 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 3/22( 13%)
A16 7/ 8( 87%) 2/ 8( 25%) 2/ 8( 25%) 1/2 0/2 10/22( 45%)
A17 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 5/22( 22%)
A18 3/ 8( 37%) 3/ 8( 37%) 0/ 8( 0%) 1/2 0/2 2/22( 9%)
A19 3/ 8( 37%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 2/22( 9%)
A20 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 3/22( 13%)
A21 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 4/22( 18%)
A22 3/ 8( 37%) 2/ 8( 25%) 0/ 8( 0%) 1/2 0/2 7/22( 31%)
A23 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 2/22( 9%)
A24 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 4/22( 18%)
B1 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 7/22( 31%)
B2 6/ 8( 75%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 3/22( 13%)
B3 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 6/22( 27%)
B6 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 9/22( 40%)
B9 6/ 8( 75%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 6/22( 27%)
B11 6/ 8( 75%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 4/22( 18%)
B15 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 4/22( 18%)
B17 4/ 8( 50%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 5/22( 22%)
B20 1/ 8( 12%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 3/22( 13%)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -