⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 top.v

📁 自动生成VERILOG 工具
💻 V
字号:
// This is a generated file. Do not edit -- changes will be lost// Created by Perlilog v0.3 on Tue Nov 11 19:42:08 2003// Originating object: Template Verilog Obj. 'top'`timescale 1ns / 10psmodule top;  reg  clk;  reg  rst;  wire  we_via;  wire [7:0] adr_via;  wire [7:0] dout_via;  wire  wb_slave_cyc_via;  wire [1:0] wb_slave_adr_via;  wire [7:0] wb_dat_o_via;  wire  wb_ack_o_via;  wire  wb_slave_cyc_1_via;  wire [1:0] wb_slave_adr_1_via;  wire [7:0] wb_dat_o_via_1;  wire  wb_ack_o_via_1;  wire  wb_slave_cyc_2_via;  wire [1:0] wb_slave_adr_2_via;  wire [7:0] wb_dat_o_via_2;  wire [7:0] m_wb_dat_i_via;  wire  wb_ack_o_via_2;  wire  m_wb_ack_i_via;  wire  cyc_via;  wire  stb_via;   always #5 clk = ~clk;
    
   initial
      begin
	 // initial values
	 clk = 0;
	 
	 // reset system
	 rst = 1'b0; // negate reset
	 #2;
	 rst = 1'b1; // assert reset
	 repeat(4) @(posedge clk);
	 rst = 1'b0; // negate reset
      end
  test  test_ins(.din(m_wb_dat_i_via), .ack(m_wb_ack_i_via), .clk(clk),    .rst(rst), .cyc(cyc_via), .stb(stb_via), .we(we_via), .adr(adr_via),    .dout(dout_via));  rom1  rom1_ins(.wb_clk_i(clk), .wb_rst_i(rst), .wb_we_i(we_via),    .wb_stb_i(stb_via), .wb_cyc_i(wb_slave_cyc_via),    .wb_adr_i(wb_slave_adr_via), .wb_dat_i(dout_via), .wb_dat_o(wb_dat_o_via),    .wb_ack_o(wb_ack_o_via));  rom2  rom2_ins(.wb_clk_i(clk), .wb_rst_i(rst), .wb_we_i(we_via),    .wb_stb_i(stb_via), .wb_cyc_i(wb_slave_cyc_1_via),    .wb_adr_i(wb_slave_adr_1_via), .wb_dat_i(dout_via),    .wb_dat_o(wb_dat_o_via_1), .wb_ack_o(wb_ack_o_via_1));  rom2  rom2_ins_1(.wb_clk_i(clk), .wb_rst_i(rst), .wb_we_i(we_via),    .wb_stb_i(stb_via), .wb_cyc_i(wb_slave_cyc_2_via),    .wb_adr_i(wb_slave_adr_2_via), .wb_dat_i(dout_via),    .wb_dat_o(wb_dat_o_via_2), .wb_ack_o(wb_ack_o_via_2));  single_master_wb_controller  single_master_wb_controller_ins(.m_wb_clk_i(clk),    .m_wb_rst_i(rst), .m_wb_adr_o(adr_via), .m_wb_dat_o(dout_via),    .m_wb_dat_i(m_wb_dat_i_via), .m_wb_we_o(we_via), .m_wb_stb_o(stb_via),    .m_wb_cyc_o(cyc_via), .m_wb_ack_i(m_wb_ack_i_via),    .wb_slave_adr(wb_slave_adr_via), .wb_slave_cyc(wb_slave_cyc_via),    .wb_slave_ack(wb_ack_o_via), .wb_slave_dat(wb_dat_o_via),    .wb_slave_adr_1(wb_slave_adr_1_via), .wb_slave_cyc_1(wb_slave_cyc_1_via),    .wb_slave_ack_1(wb_ack_o_via_1), .wb_slave_dat_1(wb_dat_o_via_1),    .wb_slave_adr_2(wb_slave_adr_2_via), .wb_slave_cyc_2(wb_slave_cyc_2_via),    .wb_slave_ack_2(wb_ack_o_via_2), .wb_slave_dat_2(wb_dat_o_via_2));endmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -