⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sys_loopback_pl_2_eg_tx.list

📁 开发Inetl IXP2400平台所必须的硬件诊断和测试程序。该软件包支持的功能包括CPU基本功能检测
💻 LIST
📖 第 1 页 / 共 2 页
字号:
+version:  10/31/2000
+switches:  
+uca_version: 3.6.354
+uca_date: Jan 20 2004 14:03:45
+current_date: Tue Mar 02 12:01:10 2004

.cpu_version 0x00000002 1 255

.%num_contexts 8

.%local_mem0_mode rel
.%local_mem1_mode rel

.%init_nn_mode neighbor

.%legacy xfer on

:cont_comp_tbuf_tx_sequnce# 80
:init# 2
:init_msf# 33
:l000_01# 17
:l000_02# 22
:l000_03# 27
:l000_end# 29
:msf_init_done# 62
:next_packet# 69
:read_tx_sequence_loop# 73
*-- no_destination 0
*l0000!cur_me gpr_b_rel 03
;*l0000!msfaddress!!2 gpr_b_rel 04
;*l0000!msfaddress!!3 gpr_b_rel 04
;*l0000!msfaddress!!4 gpr_b_rel 04
;*l0000!msfaddress!!5 gpr_b_rel 04
;*l0000!msfaddress!!6 gpr_b_rel 04
;*l0000!msfaddress!!7 gpr_a_rel 03
;*l0000!msfaddress!!8 gpr_a_rel 03
*l0000!msfaddress gpr_b_rel 04
*l0000!txsequenceaddr gpr_b_rel 00
*l0000!total_packets_tx gpr_b_rel 0D
;*l0000!future_count_value!!2 gpr_b_rel 05
*l0000!future_count_value gpr_a_rel 00
*l0000!future_count_incr gpr_b_rel 01
*l0000!byte_count gpr_a_rel 01
;*l0000!txconfigdata0!!2 gpr_a_rel 04
;*l0000!txconfigdata0!!3 gpr_a_rel 04
*l0000!txconfigdata0 gpr_a_rel 04
*$l0000!txconfigdata0 sram_rel 00 0 both 1 0x0
*$l0000!txcontrolword0 sram_rel 00 0 both 2 0x16
*$l0000!txcontrolword1 sram_rel 01 0 both 1 0x16
;*l0000!tbuf_element!!2 gpr_b_rel 06
*l0000!tbuf_element gpr_a_rel 02
*l0000!base_element_for_port gpr_b_rel 02
*l0001!temp gpr_b_rel 0E
*l0002!temp_scratch_addr gpr_b_rel 0F
*$l0002!temp_scratch_data sram_rel 00 0 both 1 0x0
;*l0003!temp!!2 gpr_b_rel 07
;*l0003!temp!!3 gpr_b_rel 07
*l0003!temp gpr_b_rel 07
*$l0004!temp_reg_val sram_rel 00 0 both 1 0x0
;*l0005!result!!2 gpr_b_rel 08
*l0005!result gpr_a_rel 05
*l0005!tmp_val gpr_b_rel 09
*l0005!tmp_tbuf gpr_b_rel 0A
*$l0005!txsequencedata sram_rel 00 0 both 1 0x0
*l0006!temp gpr_b_rel 0B
*l0006!cur_tbuf_elem gpr_b_rel 0C
*l0004!cap_sig signal 01 0
*l0002!scratch_sig signal 01 0
*l0000!inter_me_sig signal 0F 0
*l0000!future_count_sig signal 01 0
*l0000!msf_sig signal 01 0
*l0000!msf_sig!!8 signal 01 0
*l0000!msf_sig!!7 signal 01 0
*l0000!msf_sig!!6 signal 01 0
*l0000!msf_sig!!5 signal 01 0
*l0000!msf_sig!!4 signal 01 0
*l0000!msf_sig!!3 signal 01 0
*l0000!msf_sig!!2 signal 01 0
.%type R
.%type SI
.%scope global
.%var l0006!cur_tbuf_elem 0 R
.%liverange 0 B12 84:93
.%liverange 0 ~B12 69:83
.%var l0006!temp 0 R
.%liverange 0 B11 87:93
.%liverange 0 ~B11 69:86
.%var $l0005!txsequencedata 0 R
.%liverange 0 $W0 94:94
.%liverange 0 $R0 74:93
.%liverange 0 ~$R0 69:73
.%var l0005!tmp_tbuf 0 R
.%liverange 0 B10 79:93
.%liverange 0 ~B10 69:78
.%var l0005!tmp_val 0 R
.%liverange 0 B9 76:93
.%liverange 0 ~B9 69:75
.%var l0005!result 0 R
.%liverange 0 A5 75:80
.%liverange 0 B8 81:93
.%liverange 0 ~B8 69:74
.%var $l0004!temp_reg_val 0 R
.%liverange 0 $W0 94:94
.%liverange 0 $R0 67:68
.%liverange 0 ~$R0 69:73
.%var l0003!temp 0 R
.%liverange 0 B7 54:61
.%liverange 0 ~B7 62:93
.%var $l0002!temp_scratch_data 0 R
.%liverange 0 $W0 94:94
.%liverange 0 $R0 11:66
.%var l0002!temp_scratch_addr 0 R
.%liverange 0 B15 10:93
.%var l0001!temp 0 R
.%liverange 0 B14 4:93
.%var l0000!base_element_for_port 0 R
.%liverange 0 B2 15:16 20:21 25:26 28:93
.%var l0000!tbuf_element 0 R
.%liverange 0 A2 7:91 93:93
.%liverange 0 B6 92:92
.%var $l0000!txcontrolword1 0 R
.%liverange 0 $W1 89:93
.%liverange 0 ~$W1 69:88
.%liverange 0 $R1 94:94
.%var $l0000!txcontrolword0 0 R
.%liverange 0 $W0 88:93
.%liverange 0 ~$W0 69:87
.%liverange 0 $R0 94:94
.%var $l0000!txconfigdata0 0 R
.%liverange 0 $W0 37:61
.%liverange 0 ~$W0 62:87
.%liverange 0 $R0 94:94
.%var l0000!txconfigdata0 0 R
.%liverange 0 A4 35:61
.%liverange 0 ~A4 62:93
.%var l0000!byte_count 0 R
.%liverange 0 A1 8:93
.%var l0000!future_count_incr 0 R
.%liverange 0 B1 12:93
.%var l0000!future_count_value 0 R
.%liverange 0 A0 9:70 72:93
.%liverange 0 B5 71:71
.%var l0000!total_packets_tx 0 R
.%liverange 0 B13 6:93
.%var l0000!txsequenceaddr 0 R
.%liverange 0 B0 16:16 21:21 26:26 29:93
.%var l0000!msfaddress 0 R
.%liverange 0 B4 34:61
.%liverange 0 ~B4 62:84
.%liverange 0 A3 85:93
.%liverange 0 ~A3 69:84
.%var l0000!cur_me 0 R
.%liverange 0 B3 5:93
.%var l0004!cap_sig 1 R
.%liverange 0 G1 67:67
.%var l0002!scratch_sig 1 R
.%liverange 0 G1 11:11
.%var l0000!inter_me_sig 1 R
.%liverange 0 G15 0:0 2:32
.%var l0000!future_count_sig 1 R
.%liverange 0 G1 83:90
.%var l0000!msf_sig 1 R
.%liverange 0 G1 38:38 42:42 44:44 46:46 48:48 53:53 74:74 91:91
.%scope end
.0 D800800010 common_code
	.import_var __chip_id i$__chip_id __chip_revision i$__chip_revision __uengine_id i$__uengine_id
	.%line 79 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!cur_me
	.%line 80 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!msfaddress l0000!txsequenceaddr l0000!total_packets_tx
	.%line 81 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!future_count_value l0000!future_count_incr
	.%line 82 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!byte_count
	.%line 83 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!txconfigdata0
	.%line 84 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg $l0000!txconfigdata0
	.%line 85 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg $l0000!txcontrolword0 $l0000!txcontrolword1
	.%line 86 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.reg l0000!tbuf_element l0000!base_element_for_port
	.%line 87 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.sig l0000!msf_sig l0000!future_count_sig l0000!inter_me_sig
	.%line 89 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.xfer_order $l0000!txcontrolword0 $l0000!txcontrolword1
	.%line 91 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.addr l0000!inter_me_sig 15
	.%line 93 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.set_sig l0000!inter_me_sig
	.%line 94 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0 2
	br=ctx[0, init#]
.1 E000010000 common_code
	.%line 95 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	ctx_arb[kill], any
.2 FC044C0000 common_code
	.%line 98 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.begin
	.%line 99 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		.reg l0001!temp
	.%line 97 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 1
	init#:
	.%line 100 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 1
		local_csr_rd[active_ctx_sts]
.3 F000003B00 common_code
	.%line 101 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 0
		immed[l0001!temp, 0]
.4 943030393F common_code
	.%line 102 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		alu_shf[l0000!cur_me, 0x1f, and, l0001!temp, >>3]
.5 F000003700 common_code
	.%line 103 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.end
	.%line 105 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!total_packets_tx, 0]
.6 F0000C0002 common_code
	.%line 106 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!tbuf_element, 0]
.7 F0000CC001 common_code
	.%line 107 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!byte_count, 48]
.8 F0000C0000 common_code
	.%line 108 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!future_count_value, 0]
.9 F001603F00 common_code
	.%line 110 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.begin
	.%line 111 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		.reg l0002!temp_scratch_addr $l0002!temp_scratch_data
	.%line 112 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		.sig l0002!scratch_sig
	.%line 113 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0002!temp_scratch_addr, 0x1600]
.10 1010003C20 common_code
	.%line 114 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		scratch[read, $l0002!temp_scratch_data, 0, l0002!temp_scratch_addr, 1], ctx_swap[l0002!scratch_sig]
.11 B000160000 common_code
	.%line 115 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		alu[l0000!future_count_incr, --, b, $l0002!temp_scratch_data]
.12 A030000C00 common_code
	.%line 116 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.end
	.%line 120 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.if (cur_me == 0)
	.%line 120 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	alu[--,--,b,l0000!cur_me]
.13 D804400101 common_code
	.%line 120 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0 17
	bne[l000_01#]
.14 F000000B00 common_code
	.%line 121 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!base_element_for_port, 0]
.15 F000000360 common_code
	.%line 122 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!txsequenceaddr, 0x0060]
.16 D807400018 common_code
	.%line 123 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.elif (cur_me == 1)
	.%line 123 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0 29
	br[l000_end#]
.17 AAF0000F01 common_code
	.%line 123 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	l000_01#: 
	alu[--,l0000!cur_me,-,1]
.18 D805800101 common_code
	.%line 123 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0 22
	bne[l000_02#]
.19 F000000B10 common_code
	.%line 125 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!base_element_for_port, 16]
.20 F000000364 common_code
	.%line 126 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
		immed[l0000!txsequenceaddr, 0x0064]
.21 D807400018 common_code
	.%line 127 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0
	.elif (cur_me == 2)
	.%line 127 "C:\phase9rel\diag\test_suites\microcode\sys_loopback_pl_2\sys_loopback_pl_2_eg_tx.uc" 1 0 29
	br[l000_end#]
.22 AAF0000F02 common_code

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -