📄 workonebeta_v.sdo
字号:
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[12\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[13\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (501:501:501) (512:512:512))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout (583:583:583) (583:583:583))
(IOPATH cin cout (136:136:136) (136:136:136))
(IOPATH cin0 cout (178:178:178) (178:178:178))
(IOPATH cin1 cout (157:157:157) (157:157:157))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[13\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[14\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (499:499:499) (510:510:510))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH datab cout1 (432:432:432) (432:432:432))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[14\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[15\].lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (515:515:515) (529:529:529))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[15\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[16\].lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (522:522:522) (534:534:534))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[16\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[17\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (500:500:500) (512:512:512))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH datab cout1 (432:432:432) (432:432:432))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[17\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[18\].lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (522:522:522) (535:535:535))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout (838:838:838) (838:838:838))
(IOPATH cin cout (208:208:208) (208:208:208))
(IOPATH cin0 cout (271:271:271) (271:271:271))
(IOPATH cin1 cout (258:258:258) (258:258:258))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[18\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2336:2336:2336) (2420:2420:2420))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[19\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (498:498:498) (510:510:510))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH datab cout1 (432:432:432) (432:432:432))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[19\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2161:2161:2161) (2261:2261:2261))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[20\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (724:724:724) (731:731:731))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH datab cout1 (432:432:432) (432:432:432))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[20\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2161:2161:2161) (2261:2261:2261))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[21\].lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (512:512:512) (529:529:529))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[21\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2161:2161:2161) (2261:2261:2261))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[22\].lecomb)
(DELAY
(ABSOLUTE
(PORT datab (500:500:500) (513:513:513))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH datab cout1 (432:432:432) (432:432:432))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE MeasureU0\|SystemClockDivider\|Count\[22\].lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2161:2161:2161) (2261:2261:2261))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1261:1261:1261) (1241:1241:1241))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -