📄 and3b3.v
字号:
// $Header: /home/oc/cvs/or1k/xess/xsv_fpga/orp_soc/lib/xilinx/unisims/AND3B3.v,v 1.1 2002/03/28 20:15:25 lampret Exp $/*FUNCTION : 3-INPUT AND GATE*/`timescale 100 ps / 10 ps`celldefinemodule AND3B3 (O, I0, I1, I2); parameter cds_action = "ignore"; output O; input I0, I1, I2; not N2 (i2_inv, I2); not N1 (i1_inv, I1); not N0 (i0_inv, I0); and A1 (O, i0_inv, i1_inv, i2_inv); specify (I0 *> O) = (1, 1); (I1 *> O) = (1, 1); (I2 *> O) = (1, 1); endspecifyendmodule`endcelldefine
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -