📄 control.acf
字号:
--
-- Copyright (C) 1988-2000 Altera Corporation
-- Any megafunction design, and related net list (encrypted or decrypted),
-- support information, device programming or simulation file, and any other
-- associated documentation or information provided by Altera or a partner
-- under Altera's Megafunction Partnership Program may be used only to
-- program PLD devices (but not masked PLD devices) from Altera. Any other
-- use of such megafunction design, net list, support information, device
-- programming or simulation file, or any other related documentation or
-- information is prohibited for any other purpose, including, but not
-- limited to modification, reverse engineering, de-compiling, or use with
-- any other silicon devices, unless such use is explicitly licensed under
-- a separate agreement with Altera or a megafunction partner. Title to
-- the intellectual property, including patents, copyrights, trademarks,
-- trade secrets, or maskworks, embodied in any such megafunction design,
-- net list, support information, device programming or simulation file, or
-- any other related documentation or information provided by Altera or a
-- megafunction partner, remains with Altera, the megafunction partner, or
-- their respective licensors. No other licenses, including any licenses
-- needed under any third party's intellectual property, are provided herein.
--
CHIP control
BEGIN
|B_ADDR13 : OUTPUT_PIN = 193;
|B_ADDR12 : OUTPUT_PIN = 195;
|B_ADDR11 : OUTPUT_PIN = 196;
|B_ADDR10 : OUTPUT_PIN = 197;
|B_ADDR09 : OUTPUT_PIN = 198;
|B_ADDR08 : OUTPUT_PIN = 199;
|B_ADDR07 : OUTPUT_PIN = 200;
|B_ADDR06 : OUTPUT_PIN = 202;
|B_ADDR05 : OUTPUT_PIN = 203;
|B_ADDR04 : OUTPUT_PIN = 204;
|B_ADDR03 : OUTPUT_PIN = 205;
|B_ADDR02 : OUTPUT_PIN = 206;
|B_ADDR01 : OUTPUT_PIN = 207;
|B_ADDR00 : OUTPUT_PIN = 208;
|B_DATA00 : BIDIR_PIN = 192;
|B_DATA01 : BIDIR_PIN = 191;
|B_DATA02 : BIDIR_PIN = 190;
|B_DATA03 : BIDIR_PIN = 189;
|B_DATA04 : BIDIR_PIN = 187;
|B_DATA05 : BIDIR_PIN = 186;
|VS : INPUT_PIN = 184;
|DCLK : INPUT_PIN = 183;
|HS : INPUT_PIN = 182;
|B_DATA06 : BIDIR_PIN = 180;
|B_DATA07 : BIDIR_PIN = 179;
|B_DATA08 : BIDIR_PIN = 177;
|B_DATA09 : BIDIR_PIN = 176;
|B_DATA10 : BIDIR_PIN = 175;
|B_DATA11 : BIDIR_PIN = 174;
|B_DATA12 : BIDIR_PIN = 173;
|B_DATA13 : BIDIR_PIN = 172;
|B_DATA14 : BIDIR_PIN = 170;
|B_DATA15 : BIDIR_PIN = 169;
|B_DATA16 : BIDIR_PIN = 168;
|B_DATA17 : BIDIR_PIN = 167;
|MCU_LATCH : INPUT_PIN = 163;
|BDATA1 : OUTPUT_PIN = 150;
|RDATA2 : OUTPUT_PIN = 149;
|GDATA2 : OUTPUT_PIN = 148;
|BDATA2 : OUTPUT_PIN = 147;
|BDATA0 : OUTPUT_PIN = 144;
|RDATA1 : OUTPUT_PIN = 143;
|GDATA1 : OUTPUT_PIN = 142;
|EN : OUTPUT_PIN = 141;
|RDATA0 : OUTPUT_PIN = 140;
|GDATA0 : OUTPUT_PIN = 139;
|LATCH_OUT : OUTPUT_PIN = 136;
|CLK_OUT : OUTPUT_PIN = 135;
|RDATA3 : OUTPUT_PIN = 134;
|GDATA3 : OUTPUT_PIN = 128;
|BDATA3 : OUTPUT_PIN = 122;
|B_DATA18 : BIDIR_PIN = 116;
|B_DATA19 : BIDIR_PIN = 115;
|B_DATA20 : BIDIR_PIN = 114;
|B_DATA21 : BIDIR_PIN = 113;
|B_DATA22 : BIDIR_PIN = 112;
|B_DATA23 : BIDIR_PIN = 111;
|A_DATA23 : BIDIR_PIN = 103;
|A_DATA22 : BIDIR_PIN = 102;
|A_DATA21 : BIDIR_PIN = 101;
|A_DATA20 : BIDIR_PIN = 100;
|A_DATA19 : BIDIR_PIN = 99;
|A_DATA18 : BIDIR_PIN = 97;
|A_DATA17 : BIDIR_PIN = 96;
|A_DATA16 : BIDIR_PIN = 95;
|A_DATA15 : BIDIR_PIN = 94;
|A_DATA14 : BIDIR_PIN = 93;
|A_DATA13 : BIDIR_PIN = 92;
|A_DATA12 : BIDIR_PIN = 90;
|A_DATA11 : BIDIR_PIN = 89;
|A_DATA10 : BIDIR_PIN = 88;
|A_DATA09 : BIDIR_PIN = 87;
|A_DATA08 : BIDIR_PIN = 86;
|A_DATA07 : BIDIR_PIN = 85;
|A_DATA06 : BIDIR_PIN = 83;
|MCU_CLK : INPUT_PIN = 80;
|CLK50M : INPUT_PIN = 79;
|DE : INPUT_PIN = 78;
|A_DATA05 : BIDIR_PIN = 75;
|A_DATA04 : BIDIR_PIN = 74;
|A_DATA03 : BIDIR_PIN = 73;
|A_DATA02 : BIDIR_PIN = 71;
|A_DATA01 : BIDIR_PIN = 70;
|A_DATA00 : BIDIR_PIN = 69;
|A_ADDR13 : OUTPUT_PIN = 68;
|A_ADDR12 : OUTPUT_PIN = 67;
|A_ADDR10 : OUTPUT_PIN = 64;
|A_ADDR09 : OUTPUT_PIN = 63;
|A_ADDR08 : OUTPUT_PIN = 62;
|A_ADDR07 : OUTPUT_PIN = 61;
|A_ADDR06 : OUTPUT_PIN = 60;
|A_ADDR05 : OUTPUT_PIN = 58;
|A_ADDR04 : OUTPUT_PIN = 57;
|A_ADDR03 : OUTPUT_PIN = 56;
|A_ADDR02 : OUTPUT_PIN = 55;
|A_ADDR01 : OUTPUT_PIN = 54;
|A_ADDR00 : OUTPUT_PIN = 53;
|MCU_DATA : INPUT_PIN = 47;
|B_WE : OUTPUT_PIN = 46;
|B_OE : OUTPUT_PIN = 45;
|A_WE : OUTPUT_PIN = 44;
|A_OE : OUTPUT_PIN = 41;
|BLUE07 : INPUT_PIN = 40;
|BLUE06 : INPUT_PIN = 39;
|BLUE05 : INPUT_PIN = 38;
|BLUE04 : INPUT_PIN = 37;
|BLUE03 : INPUT_PIN = 36;
|BLUE02 : INPUT_PIN = 31;
|BLUE01 : INPUT_PIN = 30;
|BLUE00 : INPUT_PIN = 29;
|GREEN07 : INPUT_PIN = 28;
|GREEN06 : INPUT_PIN = 27;
|GREEN05 : INPUT_PIN = 26;
|GREEN04 : INPUT_PIN = 25;
|GREEN03 : INPUT_PIN = 24;
|GREEN02 : INPUT_PIN = 18;
|GREEN01 : INPUT_PIN = 17;
|GREEN00 : INPUT_PIN = 15;
|RED07 : INPUT_PIN = 14;
|RED06 : INPUT_PIN = 13;
|RED05 : INPUT_PIN = 12;
|RED04 : INPUT_PIN = 11;
|RED03 : INPUT_PIN = 10;
|RED02 : INPUT_PIN = 9;
|RED01 : INPUT_PIN = 8;
|RED00 : INPUT_PIN = 7;
|A_ADDR11 : OUTPUT_PIN = 65;
DEVICE = EP1K30QC208-3;
END;
DEFAULT_DEVICES
BEGIN
ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
AUTO_DEVICE = EP1K10TC100-1;
AUTO_DEVICE = EP1K10TC144-1;
AUTO_DEVICE = EP1K10QC208-1;
AUTO_DEVICE = EP1K10FC256-1;
AUTO_DEVICE = EP1K30TC144-1;
AUTO_DEVICE = EP1K30QC208-1;
AUTO_DEVICE = EP1K30FC256-1;
AUTO_DEVICE = EP1K50TC144-1;
AUTO_DEVICE = EP1K50QC208-1;
AUTO_DEVICE = EP1K50FC256-1;
AUTO_DEVICE = EP1K50FC484-1;
AUTO_DEVICE = EP1K100QC208-1;
AUTO_DEVICE = EP1K100FC256-1;
AUTO_DEVICE = EP1K100FC484-1;
END;
TIMING_POINT
BEGIN
MAINTAIN_STABLE_SYNTHESIS = ON;
DEVICE_FOR_TIMING_SYNTHESIS = ACEX1K;
CUT_ALL_BIDIR = ON;
CUT_ALL_CLEAR_PRESET = ON;
END;
IGNORED_ASSIGNMENTS
BEGIN
IGNORE_CLIQUE_ASSIGNMENTS = OFF;
IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
IGNORE_TIMING_ASSIGNMENTS = OFF;
IGNORE_CHIP_ASSIGNMENTS = OFF;
IGNORE_PIN_ASSIGNMENTS = OFF;
IGNORE_LC_ASSIGNMENTS = OFF;
IGNORE_DEVICE_ASSIGNMENTS = OFF;
IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
FIT_IGNORE_TIMING = ON;
END;
GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
RESERVED_LCELLS_PERCENT = 0;
RESERVED_PINS_PERCENT = 0;
SECURITY_BIT = OFF;
USER_CLOCK = OFF;
AUTO_RESTART = OFF;
RELEASE_CLEARS = OFF;
ENABLE_DCLK_OUTPUT = OFF;
DISABLE_TIME_OUT = OFF;
CONFIG_SCHEME = ACTIVE_SERIAL;
FLEX8000_ENABLE_JTAG = OFF;
DATA0 = RESERVED_TRI_STATED;
DATA1_TO_DATA7 = UNRESERVED;
nWS_nRS_nCS_CS = UNRESERVED;
RDYnBUSY = UNRESERVED;
RDCLK = UNRESERVED;
SDOUT = RESERVED_DRIVES_OUT;
ADD0_TO_ADD12 = UNRESERVED;
ADD13 = UNRESERVED;
ADD14 = UNRESERVED;
ADD15 = UNRESERVED;
ADD16 = UNRESERVED;
ADD17 = UNRESERVED;
CLKUSR = UNRESERVED;
nCEO = UNRESERVED;
ENABLE_CHIP_WIDE_RESET = OFF;
ENABLE_CHIP_WIDE_OE = OFF;
ENABLE_INIT_DONE_OUTPUT = OFF;
FLEX10K_JTAG_USER_CODE = 7F;
CONFIG_SCHEME_10K = PASSIVE_SERIAL;
MAX7000S_USER_CODE = FFFF;
FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
MAX7000S_ENABLE_JTAG = ON;
MULTIVOLT_IO = OFF;
CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
FLEX6000_ENABLE_JTAG = OFF;
FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
MAX7000AE_USER_CODE = FFFFFFFF;
MAX7000AE_ENABLE_JTAG = ON;
FLEX_CONFIGURATION_EPROM = AUTO;
CONFIG_EPROM_USER_CODE = FFFFFFFF;
CONFIG_EPROM_PULLUP_RESISTOR = ON;
MAX7000B_VCCIO_IOBANK1 = 3.3V;
MAX7000B_VCCIO_IOBANK2 = 3.3V;
MAX7000B_ENABLE_VREFA = OFF;
MAX7000B_ENABLE_VREFB = OFF;
END;
GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
OPTIMIZE_FOR_SPEED = 5;
MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
AUTO_GLOBAL_CLOCK = ON;
AUTO_GLOBAL_CLEAR = ON;
AUTO_GLOBAL_PRESET = ON;
AUTO_GLOBAL_OE = ON;
AUTO_FAST_IO = OFF;
STYLE = NORMAL;
DEVICE_FAMILY = ACEX1K;
AUTO_REGISTER_PACKING = OFF;
ONE_HOT_STATE_MACHINE_ENCODING = OFF;
AUTO_OPEN_DRAIN_PINS = ON;
AUTO_IMPLEMENT_IN_EAB = OFF;
MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
END;
COMPILER_PROCESSING_CONFIGURATION
BEGIN
DESIGN_DOCTOR = OFF;
DESIGN_DOCTOR_RULES = EPLD;
FUNCTIONAL_SNF_EXTRACTOR = OFF;
TIMING_SNF_EXTRACTOR = ON;
OPTIMIZE_TIMING_SNF = OFF;
LINKED_SNF_EXTRACTOR = OFF;
RPT_FILE_EQUATIONS = ON;
RPT_FILE_HIERARCHY = ON;
RPT_FILE_LCELL_INTERCONNECT = ON;
RPT_FILE_USER_ASSIGNMENTS = ON;
GENERATE_AHDL_TDO_FILE = OFF;
SMART_RECOMPILE = OFF;
FITTER_SETTINGS = NORMAL;
PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
END;
COMPILER_INTERFACES_CONFIGURATION
BEGIN
NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
EDIF_BUS_DELIMITERS = [];
EDIF_FLATTEN_BUS = OFF;
EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
EDIF_OUTPUT_USE_EDC = OFF;
EDIF_INPUT_USE_LMF2 = OFF;
EDIF_INPUT_USE_LMF1 = OFF;
EDIF_OUTPUT_GND = GND;
EDIF_OUTPUT_VCC = VCC;
EDIF_INPUT_GND = GND;
EDIF_INPUT_VCC = VCC;
EDIF_OUTPUT_EDC_FILE = *.edc;
EDIF_INPUT_LMF2 = *.lmf;
EDIF_INPUT_LMF1 = *.lmf;
VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
VHDL_FLATTEN_BUS = OFF;
VERILOG_FLATTEN_BUS = OFF;
EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_NETLIST_WRITER = OFF;
EDIF_OUTPUT_VERSION = 200;
XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
XNF_GENERATE_AHDL_TDX_FILE = ON;
VERILOG_NETLIST_WRITER = OFF;
VHDL_NETLIST_WRITER = OFF;
USE_SYNOPSYS_SYNTHESIS = OFF;
SYNOPSYS_COMPILER = DESIGN;
SYNOPSYS_DESIGNWARE = OFF;
SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
SYNOPSYS_MAPPING_EFFORT = MEDIUM;
VHDL_READER_VERSION = VHDL93;
VHDL_WRITER_VERSION = VHDL93;
END;
CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
RIPPLE_CLOCKS = ON;
GATED_CLOCKS = ON;
MULTI_LEVEL_CLOCKS = ON;
MULTI_CLOCK_NETWORKS = ON;
STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
PRESET_CLEAR_NETWORKS = ON;
ASYNCHRONOUS_INPUTS = ON;
DELAY_CHAINS = ON;
RACE_CONDITIONS = ON;
EXPANDER_NETWORKS = ON;
MASTER_RESET = OFF;
END;
SIMULATOR_CONFIGURATION
BEGIN
END_TIME = 1.0us;
USE_DEVICE = OFF;
SETUP_HOLD = OFF;
CHECK_OUTPUTS = OFF;
OSCILLATION = OFF;
OSCILLATION_TIME = 0.0ns;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -