⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ddrspa.vhd

📁 free hardware ip core about sparcv8,a soc cpu in vhdl
💻 VHD
字号:
--------------------------------------------------------------------------------  This file is a part of the GRLIB VHDL IP LIBRARY--  Copyright (C) 2003, Gaisler Research----  This program is free software; you can redistribute it and/or modify--  it under the terms of the GNU General Public License as published by--  the Free Software Foundation; either version 2 of the License, or--  (at your option) any later version.----  This program is distributed in the hope that it will be useful,--  but WITHOUT ANY WARRANTY; without even the implied warranty of--  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the--  GNU General Public License for more details.----  You should have received a copy of the GNU General Public License--  along with this program; if not, write to the Free Software--  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA ------------------------------------------------------------------------------- Entity: 	ddrspm-- File:	ddrspm.vhd-- Author:	Jiri Gaisler - Gaisler Research-- Description:	16-, 32- or 64-bit DDR266 memory controller module.------------------------------------------------------------------------------library ieee;use ieee.std_logic_1164.all;library grlib;use grlib.amba.all;use grlib.stdlib.all;library gaisler;use grlib.devices.all;use gaisler.memctrl.all;library techmap;use techmap.gencomp.all;entity ddrspa is  generic (    fabtech : integer := virtex2;    memtech : integer := 0;    rskew   : integer := 0;    hindex  : integer := 0;    haddr   : integer := 0;    hmask   : integer := 16#f00#;    ioaddr  : integer := 16#000#;    iomask  : integer := 16#fff#;    MHz     : integer := 100;    clkmul  : integer := 2;     clkdiv  : integer := 2;     col     : integer := 9;     Mbyte   : integer := 16;     rstdel  : integer := 200;     pwron   : integer := 0;    oepol   : integer := 0;    ddrbits : integer := 16;    ahbfreq : integer := 50  );  port (    rst_ddr : in  std_ulogic;    rst_ahb : in  std_ulogic;    clk_ddr : in  std_ulogic;    clk_ahb : in  std_ulogic;    lock    : out std_ulogic;			-- DCM locked    clkddro : out std_ulogic;			-- DCM locked    clkddri : in  std_ulogic;    ahbsi   : in  ahb_slv_in_type;    ahbso   : out ahb_slv_out_type;    ddr_clk 	: out std_logic_vector(2 downto 0);    ddr_clkb	: out std_logic_vector(2 downto 0);    ddr_clk_fb_out  : out std_logic;    ddr_clk_fb  : in std_logic;    ddr_cke  	: out std_logic_vector(1 downto 0);    ddr_csb  	: out std_logic_vector(1 downto 0);    ddr_web  	: out std_ulogic;                       -- ddr write enable    ddr_rasb  	: out std_ulogic;                       -- ddr ras    ddr_casb  	: out std_ulogic;                       -- ddr cas    ddr_dm   	: out std_logic_vector (ddrbits/8-1 downto 0);    -- ddr dm    ddr_dqs  	: inout std_logic_vector (ddrbits/8-1 downto 0);    -- ddr dqs    ddr_ad      : out std_logic_vector (13 downto 0);   -- ddr address    ddr_ba      : out std_logic_vector (1 downto 0);    -- ddr bank address    ddr_dq    	: inout  std_logic_vector (ddrbits-1 downto 0) -- ddr data  );end; architecture rtl of ddrspa isconstant DDR_FREQ : integer := (clkmul * MHz) / clkdiv;constant FAST_AHB : integer := AHBFREQ / DDR_FREQ;signal sdi     : sdctrl_in_type;signal sdo     : sdctrl_out_type;signal clkread  : std_ulogic;begin  ddr_phy0 : ddr_phy generic map (tech => fabtech, MHz => MHz,  	dbits => ddrbits, rstdelay => rstdel, clk_mul => clkmul, 	clk_div => clkdiv, rskew => rskew)  port map (	rst_ddr, clk_ddr, clkddro, clkread, lock,	ddr_clk, ddr_clkb, ddr_clk_fb_out, ddr_clk_fb,	ddr_cke, ddr_csb, ddr_web, ddr_rasb, ddr_casb, 	ddr_dm, ddr_dqs, ddr_ad, ddr_ba, ddr_dq, sdi, sdo);  ddr16 : if ddrbits = 16 generate    ddrc : ddrsp16a generic map (memtech => memtech, hindex => hindex, 	haddr => haddr, hmask => hmask, ioaddr => ioaddr, iomask => iomask,	pwron => pwron, MHz => DDR_FREQ, col => col, Mbyte => Mbyte,	fast => FAST_AHB)  	port map (rst_ahb, clkddri, clk_ahb, clkread, ahbsi, ahbso, sdi, sdo);  end generate;  ddr32 : if ddrbits = 32 generate    ddrc : ddrsp32a generic map (memtech => memtech, hindex => hindex,	haddr => haddr, hmask => hmask, ioaddr => ioaddr, iomask => iomask,	pwron => pwron, MHz => DDR_FREQ, col => col, Mbyte => Mbyte,	fast => FAST_AHB/2)  	port map (rst_ahb, clkddri, clk_ahb, ahbsi, ahbso, sdi, sdo);  end generate;  ddr64 : if ddrbits = 64 generate    ddrc : ddrsp64a generic map (memtech => memtech, hindex => hindex,	haddr => haddr, hmask => hmask, ioaddr => ioaddr, iomask => iomask,	pwron => pwron, MHz => DDR_FREQ, col => col, Mbyte => Mbyte,	fast => FAST_AHB/4)  	port map (rst_ahb, clkddri, clk_ahb, ahbsi, ahbso, sdi, sdo);  end generate;end;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -