⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ddr.vhd

📁 free hardware ip core about sparcv8,a soc cpu in vhdl
💻 VHD
字号:
--------------------------------------------------------------------------------  This file is a part of the GRLIB VHDL IP LIBRARY--  Copyright (C) 2003, Gaisler Research----  This program is free software; you can redistribute it and/or modify--  it under the terms of the GNU General Public License as published by--  the Free Software Foundation; either version 2 of the License, or--  (at your option) any later version.----  This program is distributed in the hope that it will be useful,--  but WITHOUT ANY WARRANTY; without even the implied warranty of--  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the--  GNU General Public License for more details.----  You should have received a copy of the GNU General Public License--  along with this program; if not, write to the Free Software--  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA ------------------------------------------------------------------------------- Package: 	ddr-- File:	ddr.vhd-- Author:	Jiri Gaisler - Gaisler Research-- Description:	DDR PHY component declarations------------------------------------------------------------------------------library ieee;use ieee.std_logic_1164.all;package ddr iscomponent spartan3e_ddr_phy  generic (MHz : integer := 100; rstdelay : integer := 200;	dbits : integer := 16; clk_mul : integer := 2 ;	clk_div : integer := 2; rskew : integer := 0);  port (    rst       : in  std_ulogic;    clk       : in  std_logic;          	-- input clock    clkout    : out std_ulogic;			-- DDR state clock    clkread   : out std_ulogic;			-- DDR read clock    lock      : out std_ulogic;			-- DCM locked    ddr_clk 	: out std_logic_vector(2 downto 0);    ddr_clkb	: out std_logic_vector(2 downto 0);    ddr_clk_fb_out  : out std_logic;    ddr_clk_fb  : in std_logic;    ddr_cke  	: out std_logic_vector(1 downto 0);    ddr_csb  	: out std_logic_vector(1 downto 0);    ddr_web  	: out std_ulogic;                       -- ddr write enable    ddr_rasb  	: out std_ulogic;                       -- ddr ras    ddr_casb  	: out std_ulogic;                       -- ddr cas    ddr_dm   	: out std_logic_vector (dbits/8-1 downto 0);    -- ddr dm    ddr_dqs  	: inout std_logic_vector (dbits/8-1 downto 0);    -- ddr dqs    ddr_ad      : out std_logic_vector (13 downto 0);   -- ddr address    ddr_ba      : out std_logic_vector (1 downto 0);    -- ddr bank address    ddr_dq    	: inout  std_logic_vector (dbits-1 downto 0); -- ddr data     addr  	: in  std_logic_vector (13 downto 0); -- data mask    ba    	: in  std_logic_vector ( 1 downto 0); -- data mask    dqin  	: out std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dqout 	: in  std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dm    	: in  std_logic_vector (dbits/4-1 downto 0); -- data mask    oen       	: in  std_ulogic;    dqs       	: in  std_ulogic;    dqsoen     	: in  std_ulogic;    rasn      	: in  std_ulogic;    casn      	: in  std_ulogic;    wen       	: in  std_ulogic;    csn       	: in  std_logic_vector(1 downto 0);    cke       	: in  std_logic_vector(1 downto 0)  );end component;component virtex4_ddr_phy  generic (MHz : integer := 100; rstdelay : integer := 200;	dbits : integer := 16; clk_mul : integer := 2 ;	clk_div : integer := 2; rskew : integer := 0);  port (    rst       : in  std_ulogic;    clk       : in  std_logic;          	-- input clock    clkout    : out std_ulogic;			-- system clock    lock      : out std_ulogic;			-- DCM locked    ddr_clk 	: out std_logic_vector(2 downto 0);    ddr_clkb	: out std_logic_vector(2 downto 0);    ddr_clk_fb_out  : out std_logic;    ddr_clk_fb  : in std_logic;    ddr_cke  	: out std_logic_vector(1 downto 0);    ddr_csb  	: out std_logic_vector(1 downto 0);    ddr_web  	: out std_ulogic;                       -- ddr write enable    ddr_rasb  	: out std_ulogic;                       -- ddr ras    ddr_casb  	: out std_ulogic;                       -- ddr cas    ddr_dm   	: out std_logic_vector (dbits/8-1 downto 0);    -- ddr dm    ddr_dqs  	: inout std_logic_vector (dbits/8-1 downto 0);    -- ddr dqs    ddr_ad      : out std_logic_vector (13 downto 0);   -- ddr address    ddr_ba      : out std_logic_vector (1 downto 0);    -- ddr bank address    ddr_dq    	: inout  std_logic_vector (dbits-1 downto 0); -- ddr data     addr  	: in  std_logic_vector (13 downto 0); -- data mask    ba    	: in  std_logic_vector ( 1 downto 0); -- data mask    dqin  	: out std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dqout 	: in  std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dm    	: in  std_logic_vector (dbits/4-1 downto 0); -- data mask    oen       	: in  std_ulogic;    dqs       	: in  std_ulogic;    dqsoen     	: in  std_ulogic;    rasn      	: in  std_ulogic;    casn      	: in  std_ulogic;    wen       	: in  std_ulogic;    csn       	: in  std_logic_vector(1 downto 0);    cke       	: in  std_logic_vector(1 downto 0)  );end component;component virtex2_ddr_phy  generic (MHz : integer := 100; rstdelay : integer := 200;	dbits : integer := 16; clk_mul : integer := 2 ;	clk_div : integer := 2; rskew : integer := 0);  port (    rst       : in  std_ulogic;    clk       : in  std_logic;          	-- input clock    clkout    : out std_ulogic;			-- system clock    lock      : out std_ulogic;			-- DCM locked    ddr_clk 	: out std_logic_vector(2 downto 0);    ddr_clkb	: out std_logic_vector(2 downto 0);    ddr_clk_fb_out  : out std_logic;    ddr_clk_fb  : in std_logic;    ddr_cke  	: out std_logic_vector(1 downto 0);    ddr_csb  	: out std_logic_vector(1 downto 0);    ddr_web  	: out std_ulogic;                       -- ddr write enable    ddr_rasb  	: out std_ulogic;                       -- ddr ras    ddr_casb  	: out std_ulogic;                       -- ddr cas    ddr_dm   	: out std_logic_vector (dbits/8-1 downto 0);    -- ddr dm    ddr_dqs  	: inout std_logic_vector (dbits/8-1 downto 0);    -- ddr dqs    ddr_ad      : out std_logic_vector (13 downto 0);   -- ddr address    ddr_ba      : out std_logic_vector (1 downto 0);    -- ddr bank address    ddr_dq    	: inout  std_logic_vector (dbits-1 downto 0); -- ddr data     addr  	: in  std_logic_vector (13 downto 0); -- data mask    ba    	: in  std_logic_vector ( 1 downto 0); -- data mask    dqin  	: out std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dqout 	: in  std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dm    	: in  std_logic_vector (dbits/4-1 downto 0); -- data mask    oen       	: in  std_ulogic;    dqs       	: in  std_ulogic;    dqsoen     	: in  std_ulogic;    rasn      	: in  std_ulogic;    casn      	: in  std_ulogic;    wen       	: in  std_ulogic;    csn       	: in  std_logic_vector(1 downto 0);    cke       	: in  std_logic_vector(1 downto 0)  );end component;component stratixii_ddr_phy  generic (MHz : integer := 100; rstdelay : integer := 200;	dbits : integer := 16; clk_mul : integer := 2 ;	clk_div : integer := 2);  port (    rst       : in  std_ulogic;    clk       : in  std_logic;          	-- input clock    clkout    : out std_ulogic;			-- system clock    lock      : out std_ulogic;			-- DCM locked    ddr_clk 	: out std_logic_vector(2 downto 0);    ddr_clkb	: out std_logic_vector(2 downto 0);    ddr_clk_fb_out  : out std_logic;    ddr_clk_fb  : in std_logic;    ddr_cke  	: out std_logic_vector(1 downto 0);    ddr_csb  	: out std_logic_vector(1 downto 0);    ddr_web  	: out std_ulogic;                       -- ddr write enable    ddr_rasb  	: out std_ulogic;                       -- ddr ras    ddr_casb  	: out std_ulogic;                       -- ddr cas    ddr_dm   	: out std_logic_vector (dbits/8-1 downto 0);    -- ddr dm    ddr_dqs  	: inout std_logic_vector (dbits/8-1 downto 0);    -- ddr dqs    ddr_ad      : out std_logic_vector (13 downto 0);   -- ddr address    ddr_ba      : out std_logic_vector (1 downto 0);    -- ddr bank address    ddr_dq    	: inout  std_logic_vector (dbits-1 downto 0); -- ddr data     addr  	: in  std_logic_vector (13 downto 0); -- data mask    ba    	: in  std_logic_vector ( 1 downto 0); -- data mask    dqin  	: out std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dqout 	: in  std_logic_vector (dbits*2-1 downto 0); -- ddr input data    dm    	: in  std_logic_vector (dbits/4-1 downto 0); -- data mask    oen       	: in  std_ulogic;    dqs       	: in  std_ulogic;    dqsoen     	: in  std_ulogic;    rasn      	: in  std_ulogic;    casn      	: in  std_ulogic;    wen       	: in  std_ulogic;    csn       	: in  std_logic_vector(1 downto 0);    cke       	: in  std_logic_vector(1 downto 0)  );end component;end;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -