📄 dds_vhdl.map.eqn
字号:
S2_q_a[8]_PORT_A_write_enable = GND;
S2_q_a[8]_PORT_A_write_enable_reg = DFFE(S2_q_a[8]_PORT_A_write_enable, S2_q_a[8]_clock_0, , , );
S2_q_a[8]_PORT_B_write_enable = T2L62;
S2_q_a[8]_PORT_B_write_enable_reg = DFFE(S2_q_a[8]_PORT_B_write_enable, S2_q_a[8]_clock_1, , , );
S2_q_a[8]_clock_0 = X1__clk0;
S2_q_a[8]_clock_1 = A1L5;
S2_q_a[8]_PORT_A_data_out = MEMORY(S2_q_a[8]_PORT_A_data_in_reg, S2_q_a[8]_PORT_B_data_in_reg, S2_q_a[8]_PORT_A_address_reg, S2_q_a[8]_PORT_B_address_reg, S2_q_a[8]_PORT_A_write_enable_reg, S2_q_a[8]_PORT_B_write_enable_reg, , , S2_q_a[8]_clock_0, S2_q_a[8]_clock_1, , , , );
S2_q_a[8] = S2_q_a[8]_PORT_A_data_out[0];
--S2_q_b[8] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[8]
S2_q_b[8]_PORT_A_data_in = VCC;
S2_q_b[8]_PORT_A_data_in_reg = DFFE(S2_q_b[8]_PORT_A_data_in, S2_q_b[8]_clock_0, , , );
S2_q_b[8]_PORT_B_data_in = T2_ram_rom_data_reg[8];
S2_q_b[8]_PORT_B_data_in_reg = DFFE(S2_q_b[8]_PORT_B_data_in, S2_q_b[8]_clock_1, , , );
S2_q_b[8]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[8]_PORT_A_address_reg = DFFE(S2_q_b[8]_PORT_A_address, S2_q_b[8]_clock_0, , , );
S2_q_b[8]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[8]_PORT_B_address_reg = DFFE(S2_q_b[8]_PORT_B_address, S2_q_b[8]_clock_1, , , );
S2_q_b[8]_PORT_A_write_enable = GND;
S2_q_b[8]_PORT_A_write_enable_reg = DFFE(S2_q_b[8]_PORT_A_write_enable, S2_q_b[8]_clock_0, , , );
S2_q_b[8]_PORT_B_write_enable = T2L62;
S2_q_b[8]_PORT_B_write_enable_reg = DFFE(S2_q_b[8]_PORT_B_write_enable, S2_q_b[8]_clock_1, , , );
S2_q_b[8]_clock_0 = X1__clk0;
S2_q_b[8]_clock_1 = A1L5;
S2_q_b[8]_PORT_B_data_out = MEMORY(S2_q_b[8]_PORT_A_data_in_reg, S2_q_b[8]_PORT_B_data_in_reg, S2_q_b[8]_PORT_A_address_reg, S2_q_b[8]_PORT_B_address_reg, S2_q_b[8]_PORT_A_write_enable_reg, S2_q_b[8]_PORT_B_write_enable_reg, , , S2_q_b[8]_clock_0, S2_q_b[8]_clock_1, , , , );
S2_q_b[8] = S2_q_b[8]_PORT_B_data_out[0];
--S2_q_a[7] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 1024, Port A Width: 1, Port B Depth: 1024, Port B Width: 1
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
S2_q_a[7]_PORT_A_data_in = VCC;
S2_q_a[7]_PORT_A_data_in_reg = DFFE(S2_q_a[7]_PORT_A_data_in, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_data_in = T2_ram_rom_data_reg[7];
S2_q_a[7]_PORT_B_data_in_reg = DFFE(S2_q_a[7]_PORT_B_data_in, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[7]_PORT_A_address_reg = DFFE(S2_q_a[7]_PORT_A_address, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[7]_PORT_B_address_reg = DFFE(S2_q_a[7]_PORT_B_address, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_PORT_A_write_enable = GND;
S2_q_a[7]_PORT_A_write_enable_reg = DFFE(S2_q_a[7]_PORT_A_write_enable, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_write_enable = T2L62;
S2_q_a[7]_PORT_B_write_enable_reg = DFFE(S2_q_a[7]_PORT_B_write_enable, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_clock_0 = X1__clk0;
S2_q_a[7]_clock_1 = A1L5;
S2_q_a[7]_PORT_A_data_out = MEMORY(S2_q_a[7]_PORT_A_data_in_reg, S2_q_a[7]_PORT_B_data_in_reg, S2_q_a[7]_PORT_A_address_reg, S2_q_a[7]_PORT_B_address_reg, S2_q_a[7]_PORT_A_write_enable_reg, S2_q_a[7]_PORT_B_write_enable_reg, , , S2_q_a[7]_clock_0, S2_q_a[7]_clock_1, , , , );
S2_q_a[7] = S2_q_a[7]_PORT_A_data_out[0];
--S2_q_b[7] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[7]
S2_q_b[7]_PORT_A_data_in = VCC;
S2_q_b[7]_PORT_A_data_in_reg = DFFE(S2_q_b[7]_PORT_A_data_in, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_data_in = T2_ram_rom_data_reg[7];
S2_q_b[7]_PORT_B_data_in_reg = DFFE(S2_q_b[7]_PORT_B_data_in, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[7]_PORT_A_address_reg = DFFE(S2_q_b[7]_PORT_A_address, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[7]_PORT_B_address_reg = DFFE(S2_q_b[7]_PORT_B_address, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_PORT_A_write_enable = GND;
S2_q_b[7]_PORT_A_write_enable_reg = DFFE(S2_q_b[7]_PORT_A_write_enable, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_write_enable = T2L62;
S2_q_b[7]_PORT_B_write_enable_reg = DFFE(S2_q_b[7]_PORT_B_write_enable, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_clock_0 = X1__clk0;
S2_q_b[7]_clock_1 = A1L5;
S2_q_b[7]_PORT_B_data_out = MEMORY(S2_q_b[7]_PORT_A_data_in_reg, S2_q_b[7]_PORT_B_data_in_reg, S2_q_b[7]_PORT_A_address_reg, S2_q_b[7]_PORT_B_address_reg, S2_q_b[7]_PORT_A_write_enable_reg, S2_q_b[7]_PORT_B_write_enable_reg, , , S2_q_b[7]_clock_0, S2_q_b[7]_clock_1, , , , );
S2_q_b[7] = S2_q_b[7]_PORT_B_data_out[0];
--S2_q_a[6] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 1024, Port A Width: 1, Port B Depth: 1024, Port B Width: 1
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
S2_q_a[6]_PORT_A_data_in = VCC;
S2_q_a[6]_PORT_A_data_in_reg = DFFE(S2_q_a[6]_PORT_A_data_in, S2_q_a[6]_clock_0, , , );
S2_q_a[6]_PORT_B_data_in = T2_ram_rom_data_reg[6];
S2_q_a[6]_PORT_B_data_in_reg = DFFE(S2_q_a[6]_PORT_B_data_in, S2_q_a[6]_clock_1, , , );
S2_q_a[6]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[6]_PORT_A_address_reg = DFFE(S2_q_a[6]_PORT_A_address, S2_q_a[6]_clock_0, , , );
S2_q_a[6]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[6]_PORT_B_address_reg = DFFE(S2_q_a[6]_PORT_B_address, S2_q_a[6]_clock_1, , , );
S2_q_a[6]_PORT_A_write_enable = GND;
S2_q_a[6]_PORT_A_write_enable_reg = DFFE(S2_q_a[6]_PORT_A_write_enable, S2_q_a[6]_clock_0, , , );
S2_q_a[6]_PORT_B_write_enable = T2L62;
S2_q_a[6]_PORT_B_write_enable_reg = DFFE(S2_q_a[6]_PORT_B_write_enable, S2_q_a[6]_clock_1, , , );
S2_q_a[6]_clock_0 = X1__clk0;
S2_q_a[6]_clock_1 = A1L5;
S2_q_a[6]_PORT_A_data_out = MEMORY(S2_q_a[6]_PORT_A_data_in_reg, S2_q_a[6]_PORT_B_data_in_reg, S2_q_a[6]_PORT_A_address_reg, S2_q_a[6]_PORT_B_address_reg, S2_q_a[6]_PORT_A_write_enable_reg, S2_q_a[6]_PORT_B_write_enable_reg, , , S2_q_a[6]_clock_0, S2_q_a[6]_clock_1, , , , );
S2_q_a[6] = S2_q_a[6]_PORT_A_data_out[0];
--S2_q_b[6] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[6]
S2_q_b[6]_PORT_A_data_in = VCC;
S2_q_b[6]_PORT_A_data_in_reg = DFFE(S2_q_b[6]_PORT_A_data_in, S2_q_b[6]_clock_0, , , );
S2_q_b[6]_PORT_B_data_in = T2_ram_rom_data_reg[6];
S2_q_b[6]_PORT_B_data_in_reg = DFFE(S2_q_b[6]_PORT_B_data_in, S2_q_b[6]_clock_1, , , );
S2_q_b[6]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[6]_PORT_A_address_reg = DFFE(S2_q_b[6]_PORT_A_address, S2_q_b[6]_clock_0, , , );
S2_q_b[6]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[6]_PORT_B_address_reg = DFFE(S2_q_b[6]_PORT_B_address, S2_q_b[6]_clock_1, , , );
S2_q_b[6]_PORT_A_write_enable = GND;
S2_q_b[6]_PORT_A_write_enable_reg = DFFE(S2_q_b[6]_PORT_A_write_enable, S2_q_b[6]_clock_0, , , );
S2_q_b[6]_PORT_B_write_enable = T2L62;
S2_q_b[6]_PORT_B_write_enable_reg = DFFE(S2_q_b[6]_PORT_B_write_enable, S2_q_b[6]_clock_1, , , );
S2_q_b[6]_clock_0 = X1__clk0;
S2_q_b[6]_clock_1 = A1L5;
S2_q_b[6]_PORT_B_data_out = MEMORY(S2_q_b[6]_PORT_A_data_in_reg, S2_q_b[6]_PORT_B_data_in_reg, S2_q_b[6]_PORT_A_address_reg, S2_q_b[6]_PORT_B_address_reg, S2_q_b[6]_PORT_A_write_enable_reg, S2_q_b[6]_PORT_B_write_enable_reg, , , S2_q_b[6]_clock_0, S2_q_b[6]_clock_1, , , , );
S2_q_b[6] = S2_q_b[6]_PORT_B_data_out[0];
--S2_q_a[5] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 1024, Port A Width: 1, Port B Depth: 1024, Port B Width: 1
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
S2_q_a[5]_PORT_A_data_in = VCC;
S2_q_a[5]_PORT_A_data_in_reg = DFFE(S2_q_a[5]_PORT_A_data_in, S2_q_a[5]_clock_0, , , );
S2_q_a[5]_PORT_B_data_in = T2_ram_rom_data_reg[5];
S2_q_a[5]_PORT_B_data_in_reg = DFFE(S2_q_a[5]_PORT_B_data_in, S2_q_a[5]_clock_1, , , );
S2_q_a[5]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[5]_PORT_A_address_reg = DFFE(S2_q_a[5]_PORT_A_address, S2_q_a[5]_clock_0, , , );
S2_q_a[5]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[5]_PORT_B_address_reg = DFFE(S2_q_a[5]_PORT_B_address, S2_q_a[5]_clock_1, , , );
S2_q_a[5]_PORT_A_write_enable = GND;
S2_q_a[5]_PORT_A_write_enable_reg = DFFE(S2_q_a[5]_PORT_A_write_enable, S2_q_a[5]_clock_0, , , );
S2_q_a[5]_PORT_B_write_enable = T2L62;
S2_q_a[5]_PORT_B_write_enable_reg = DFFE(S2_q_a[5]_PORT_B_write_enable, S2_q_a[5]_clock_1, , , );
S2_q_a[5]_clock_0 = X1__clk0;
S2_q_a[5]_clock_1 = A1L5;
S2_q_a[5]_PORT_A_data_out = MEMORY(S2_q_a[5]_PORT_A_data_in_reg, S2_q_a[5]_PORT_B_data_in_reg, S2_q_a[5]_PORT_A_address_reg, S2_q_a[5]_PORT_B_address_reg, S2_q_a[5]_PORT_A_write_enable_reg, S2_q_a[5]_PORT_B_write_enable_reg, , , S2_q_a[5]_clock_0, S2_q_a[5]_clock_1, , , , );
S2_q_a[5] = S2_q_a[5]_PORT_A_data_out[0];
--S2_q_b[5] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[5]
S2_q_b[5]_PORT_A_data_in = VCC;
S2_q_b[5]_PORT_A_data_in_reg = DFFE(S2_q_b[5]_PORT_A_data_in, S2_q_b[5]_clock_0, , , );
S2_q_b[5]_PORT_B_data_in = T2_ram_rom_data_reg[5];
S2_q_b[5]_PORT_B_data_in_reg = DFFE(S2_q_b[5]_PORT_B_data_in, S2_q_b[5]_clock_1, , , );
S2_q_b[5]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[5]_PORT_A_address_reg = DFFE(S2_q_b[5]_PORT_A_address, S2_q_b[5]_clock_0, , , );
S2_q_b[5]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[5]_PORT_B_address_reg = DFFE(S2_q_b[5]_PORT_B_address, S2_q_b[5]_clock_1, , , );
S2_q_b[5]_PORT_A_write_enable = GND;
S2_q_b[5]_PORT_A_write_enable_reg = DFFE(S2_q_b[5]_PORT_A_write_enable, S2_q_b[5]_clock_0, , , );
S2_q_b[5]_PORT_B_write_enable = T2L62;
S2_q_b[5]_PORT_B_write_enable_reg = DFFE(S2_q_b[5]_PORT_B_write_enable, S2_q_b[5]_clock_1, , , );
S2_q_b[5]_clock_0 = X1__clk0;
S2_q_b[5]_clock_1 = A1L5;
S2_q_b[5]_PORT_B_data_out = MEMORY(S2_q_b[5]_PORT_A_data_in_reg, S2_q_b[5]_PORT_B_data_in_reg, S2_q_b[5]_PORT_A_address_reg, S2_q_b[5]_PORT_B_address_reg, S2_q_b[5]_PORT_A_write_enable_reg, S2_q_b[5]_PORT_B_write_enable_reg, , , S2_q_b[5]_clock_0, S2_q_b[5]_clock_1, , , , );
S2_q_b[5] = S2_q_b[5]_PORT_B_data_out[0];
--S2_q_a[4] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 1024, Port A Width: 1, Port B Depth: 1024, Port B Width: 1
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -