📄 rs232lan_vhl.syr
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 1.47 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 1.47 s | Elapsed : 0.00 / 1.00 s --> Reading design: rs232lan_vhl.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : rs232lan_vhl.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : rs232lan_vhlOutput Format : NGCTarget Device : xc9500---- Source OptionsTop Module Name : rs232lan_vhlAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoMux Extraction : YESResource Sharing : YES---- Target OptionsAdd IO Buffers : YESEquivalent register Removal : YESMACRO Preserve : YESXOR Preserve : YES---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : YESRTL Output : YesHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintain---- Other Optionslso : rs232lan_vhl.lsoverilog2001 : YESwysiwyg : NO==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file D:/湖南合力公司/rs232-lan/rs232lan/rs232lan_vhl.vhdl in Library work.Entity <rs232lan_vhl> (Architecture <Behavioral>) compiled.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <rs232lan_vhl> (Architecture <Behavioral>).Entity <rs232lan_vhl> analyzed. Unit <rs232lan_vhl> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <rs232lan_vhl>. Related source file is D:/湖南合力公司/rs232-lan/rs232lan/rs232lan_vhl.vhdl. Found 1-bit tristate buffer for signal <irq12>. Found 1-bit tristate buffer for signal <irq15>. Summary: inferred 2 Tristate(s).Unit <rs232lan_vhl> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Tristates : 2 1-bit tristate buffer : 2==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <rs232lan_vhl> ...=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : rs232lan_vhl.ngrTop Level Output File Name : rs232lan_vhlOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : YESTarget Technology : xc9500Macro Preserve : YESXOR Preserve : YESwysiwyg : NODesign Statistics# IOs : 34Macro Statistics :# Tristates : 2# 1-bit tristate buffer : 2Cell Usage :# BELS : 46# AND2 : 4# AND3 : 1# AND4 : 1# GND : 1# INV : 20# OR2 : 13# OR3 : 5# OR4 : 1# IO Buffers : 34# IBUF : 23# OBUF : 9# OBUFE : 2=========================================================================CPU : 1.98 / 3.73 s | Elapsed : 2.00 / 3.00 s --> Total memory usage is 50232 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -