⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 can_crc.v

📁 This source file may be used and distributed without restriction provided that this copyright statem
💻 V
字号:
//////////////////////////////////////////////////////////////////////////                                                              ////////  can_crc.v                                                   ////////                                                              ////////                                                              ////////  This file is part of the CAN Protocol Controller            ////////  http://www.opencores.org/projects/can/                      ////////                                                              ////////                                                              ////////  Author(s):                                                  ////////       Igor Mohor                                             ////////       igorm@opencores.org                                    ////////                                                              ////////                                                              ////////  All additional information is available in the README.txt   ////////  file.                                                       ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2002, 2003, 2004 Authors                       ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              //////// The CAN protocol is developed by Robert Bosch GmbH and       //////// protected by patents. Anybody who wants to implement this    //////// CAN IP core on silicon has to obtain a CAN protocol license  //////// from Bosch.                                                  ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: can_crc.v,v $// Revision 1.5  2004/02/08 14:25:57  mohor// Header changed.//// Revision 1.4  2003/07/16 13:16:51  mohor// Fixed according to the linter.//// Revision 1.3  2003/02/10 16:02:11  mohor// CAN is working according to the specification. WB interface and more// registers (status, IRQ, ...) needs to be added.//// Revision 1.2  2003/02/09 02:24:33  mohor// Bosch license warning added. Error counters finished. Overload frames// still need to be fixed.//// Revision 1.1  2003/01/08 02:10:54  mohor// Acceptance filter added.////////// synopsys translate_off`include "timescale.v"// synopsys translate_onmodule can_crc (clk, data, enable, initialize, crc);parameter Tp = 1;input         clk;input         data;input         enable;input         initialize;output [14:0] crc;reg    [14:0] crc;wire          crc_next;wire   [14:0] crc_tmp;assign crc_next = data ^ crc[14];assign crc_tmp = {crc[13:0], 1'b0};always @ (posedge clk)begin  if(initialize)    crc <= #Tp 15'h0;  else if (enable)    begin      if (crc_next)        crc <= #Tp crc_tmp ^ 15'h4599;      else        crc <= #Tp crc_tmp;    end    endendmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -