amd8111e.c
来自「Linux Kernel 2.6.9 for OMAP1710」· C语言 代码 · 共 2,175 行 · 第 1/4 页
C
2,175 行
/* Advanced Micro Devices Inc. AMD8111E Linux Network Driver * Copyright (C) 2004 Advanced Micro Devices * * * Copyright 2001,2002 Jeff Garzik <jgarzik@mandrakesoft.com> [ 8139cp.c,tg3.c ] * Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com)[ tg3.c] * Copyright 1996-1999 Thomas Bogendoerfer [ pcnet32.c ] * Derived from the lance driver written 1993,1994,1995 by Donald Becker. * Copyright 1993 United States Government as represented by the * Director, National Security Agency.[ pcnet32.c ] * Carsten Langgaard, carstenl@mips.com [ pcnet32.c ] * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved. * * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 * USA Module Name: amd8111e.cAbstract: AMD8111 based 10/100 Ethernet Controller Driver. Environment: Kernel ModeRevision History: 3.0.0 Initial Revision. 3.0.1 1. Dynamic interrupt coalescing. 2. Removed prev_stats. 3. MII support. 4. Dynamic IPG support 3.0.2 05/29/2003 1. Bug fix: Fixed failure to send jumbo packets larger than 4k. 2. Bug fix: Fixed VLAN support failure. 3. Bug fix: Fixed receive interrupt coalescing bug. 4. Dynamic IPG support is disabled by default. 3.0.3 06/05/2003 1. Bug fix: Fixed failure to close the interface if SMP is enabled. 3.0.4 12/09/2003 1. Added set_mac_address routine for bonding driver support. 2. Tested the driver for bonding support 3. Bug fix: Fixed mismach in actual receive buffer lenth and lenth indicated to the h/w. 4. Modified amd8111e_rx() routine to receive all the received packets in the first interrupt. 5. Bug fix: Corrected rx_errors reported in get_stats() function. 3.0.5 03/22/2004 1. Added NAPI support */#include <linux/config.h>#include <linux/module.h>#include <linux/kernel.h>#include <linux/types.h>#include <linux/compiler.h>#include <linux/slab.h>#include <linux/delay.h>#include <linux/init.h>#include <linux/ioport.h>#include <linux/pci.h>#include <linux/netdevice.h>#include <linux/etherdevice.h>#include <linux/skbuff.h>#include <linux/ethtool.h>#include <linux/mii.h>#include <linux/if_vlan.h>#include <linux/ctype.h> #include <linux/crc32.h>#include <asm/system.h>#include <asm/io.h>#include <asm/byteorder.h>#include <asm/uaccess.h>#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)#define AMD8111E_VLAN_TAG_USED 1#else#define AMD8111E_VLAN_TAG_USED 0#endif#include "amd8111e.h"#define MODULE_NAME "amd8111e"#define MODULE_VERS "3.0.5"MODULE_AUTHOR("Advanced Micro Devices, Inc.");MODULE_DESCRIPTION ("AMD8111 based 10/100 Ethernet Controller. Driver Version 3.0.3");MODULE_LICENSE("GPL");MODULE_PARM(speed_duplex, "1-" __MODULE_STRING (MAX_UNITS) "i");MODULE_PARM_DESC(speed_duplex, "Set device speed and duplex modes, 0: Auto Negotitate, 1: 10Mbps Half Duplex, 2: 10Mbps Full Duplex, 3: 100Mbps Half Duplex, 4: 100Mbps Full Duplex");MODULE_PARM(coalesce, "1-" __MODULE_STRING(MAX_UNITS) "i");MODULE_PARM_DESC(coalesce, "Enable or Disable interrupt coalescing, 1: Enable, 0: Disable");MODULE_PARM(dynamic_ipg, "1-" __MODULE_STRING(MAX_UNITS) "i");MODULE_PARM_DESC(dynamic_ipg, "Enable or Disable dynamic IPG, 1: Enable, 0: Disable");static struct pci_device_id amd8111e_pci_tbl[] = { { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD8111E_7462, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL }, { 0, }};/* This function will read the PHY registers.*/static int amd8111e_read_phy(struct amd8111e_priv* lp, int phy_id, int reg, u32* val){ void * mmio = lp->mmio; unsigned int reg_val; unsigned int repeat= REPEAT_CNT; reg_val = readl(mmio + PHY_ACCESS); while (reg_val & PHY_CMD_ACTIVE) reg_val = readl( mmio + PHY_ACCESS ); writel( PHY_RD_CMD | ((phy_id & 0x1f) << 21) | ((reg & 0x1f) << 16), mmio +PHY_ACCESS); do{ reg_val = readl(mmio + PHY_ACCESS); udelay(30); /* It takes 30 us to read/write data */ } while (--repeat && (reg_val & PHY_CMD_ACTIVE)); if(reg_val & PHY_RD_ERR) goto err_phy_read; *val = reg_val & 0xffff; return 0;err_phy_read: *val = 0; return -EINVAL; }/* This function will write into PHY registers. */static int amd8111e_write_phy(struct amd8111e_priv* lp,int phy_id, int reg, u32 val){ unsigned int repeat = REPEAT_CNT void * mmio = lp->mmio; unsigned int reg_val; reg_val = readl(mmio + PHY_ACCESS); while (reg_val & PHY_CMD_ACTIVE) reg_val = readl( mmio + PHY_ACCESS ); writel( PHY_WR_CMD | ((phy_id & 0x1f) << 21) | ((reg & 0x1f) << 16)|val, mmio + PHY_ACCESS); do{ reg_val = readl(mmio + PHY_ACCESS); udelay(30); /* It takes 30 us to read/write the data */ } while (--repeat && (reg_val & PHY_CMD_ACTIVE)); if(reg_val & PHY_RD_ERR) goto err_phy_write; return 0;err_phy_write: return -EINVAL; }/* This is the mii register read function provided to the mii interface.*/ static int amd8111e_mdio_read(struct net_device * dev, int phy_id, int reg_num){ struct amd8111e_priv* lp = netdev_priv(dev); unsigned int reg_val; amd8111e_read_phy(lp,phy_id,reg_num,®_val); return reg_val; }/* This is the mii register write function provided to the mii interface.*/ static void amd8111e_mdio_write(struct net_device * dev, int phy_id, int reg_num, int val){ struct amd8111e_priv* lp = netdev_priv(dev); amd8111e_write_phy(lp, phy_id, reg_num, val);}/*This function will set PHY speed. During initialization sets the original speed to 100 full.*/static void amd8111e_set_ext_phy(struct net_device *dev){ struct amd8111e_priv *lp = netdev_priv(dev); u32 bmcr,advert,tmp; /* Determine mii register values to set the speed */ advert = amd8111e_mdio_read(dev, PHY_ID, MII_ADVERTISE); tmp = advert & ~(ADVERTISE_ALL | ADVERTISE_100BASE4); switch (lp->ext_phy_option){ default: case SPEED_AUTONEG: /* advertise all values */ tmp |= ( ADVERTISE_10HALF|ADVERTISE_10FULL| ADVERTISE_100HALF|ADVERTISE_100FULL) ; break; case SPEED10_HALF: tmp |= ADVERTISE_10HALF; break; case SPEED10_FULL: tmp |= ADVERTISE_10FULL; break; case SPEED100_HALF: tmp |= ADVERTISE_100HALF; break; case SPEED100_FULL: tmp |= ADVERTISE_100FULL; break; } if(advert != tmp) amd8111e_mdio_write(dev, PHY_ID, MII_ADVERTISE, tmp); /* Restart auto negotiation */ bmcr = amd8111e_mdio_read(dev, PHY_ID, MII_BMCR); bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART); amd8111e_mdio_write(dev, PHY_ID, MII_BMCR, bmcr);}/* This function will unmap skb->data space and will free all transmit and receive skbuffs.*/static int amd8111e_free_skbs(struct net_device *dev){ struct amd8111e_priv *lp = netdev_priv(dev); struct sk_buff* rx_skbuff; int i; /* Freeing transmit skbs */ for(i = 0; i < NUM_TX_BUFFERS; i++){ if(lp->tx_skbuff[i]){ pci_unmap_single(lp->pci_dev,lp->tx_dma_addr[i], lp->tx_skbuff[i]->len,PCI_DMA_TODEVICE); dev_kfree_skb (lp->tx_skbuff[i]); lp->tx_skbuff[i] = NULL; lp->tx_dma_addr[i] = 0; } } /* Freeing previously allocated receive buffers */ for (i = 0; i < NUM_RX_BUFFERS; i++){ rx_skbuff = lp->rx_skbuff[i]; if(rx_skbuff != NULL){ pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[i], lp->rx_buff_len - 2,PCI_DMA_FROMDEVICE); dev_kfree_skb(lp->rx_skbuff[i]); lp->rx_skbuff[i] = NULL; lp->rx_dma_addr[i] = 0; } } return 0;}/*This will set the receive buffer length corresponding to the mtu size of networkinterface.*/static inline void amd8111e_set_rx_buff_len(struct net_device* dev){ struct amd8111e_priv* lp = netdev_priv(dev); unsigned int mtu = dev->mtu; if (mtu > ETH_DATA_LEN){ /* MTU + ethernet header + FCS + optional VLAN tag + skb reserve space 2 */ lp->rx_buff_len = mtu + ETH_HLEN + 10; lp->options |= OPTION_JUMBO_ENABLE; } else{ lp->rx_buff_len = PKT_BUFF_SZ; lp->options &= ~OPTION_JUMBO_ENABLE; }}/* This function will free all the previously allocated buffers, determine new receive buffer length and will allocate new receive buffers. This function also allocates and initializes both the transmitter and receive hardware descriptors. */static int amd8111e_init_ring(struct net_device *dev){ struct amd8111e_priv *lp = netdev_priv(dev); int i; lp->rx_idx = lp->tx_idx = 0; lp->tx_complete_idx = 0; lp->tx_ring_idx = 0; if(lp->opened) /* Free previously allocated transmit and receive skbs */ amd8111e_free_skbs(dev); else{ /* allocate the tx and rx descriptors */ if((lp->tx_ring = pci_alloc_consistent(lp->pci_dev, sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR, &lp->tx_ring_dma_addr)) == NULL) goto err_no_mem; if((lp->rx_ring = pci_alloc_consistent(lp->pci_dev, sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR, &lp->rx_ring_dma_addr)) == NULL) goto err_free_tx_ring; } /* Set new receive buff size */ amd8111e_set_rx_buff_len(dev); /* Allocating receive skbs */ for (i = 0; i < NUM_RX_BUFFERS; i++) { if (!(lp->rx_skbuff[i] = dev_alloc_skb(lp->rx_buff_len))) { /* Release previos allocated skbs */ for(--i; i >= 0 ;i--) dev_kfree_skb(lp->rx_skbuff[i]); goto err_free_rx_ring; } skb_reserve(lp->rx_skbuff[i],2); } /* Initilaizing receive descriptors */ for (i = 0; i < NUM_RX_BUFFERS; i++) { lp->rx_dma_addr[i] = pci_map_single(lp->pci_dev, lp->rx_skbuff[i]->data,lp->rx_buff_len-2, PCI_DMA_FROMDEVICE); lp->rx_ring[i].buff_phy_addr = cpu_to_le32(lp->rx_dma_addr[i]); lp->rx_ring[i].buff_count = cpu_to_le16(lp->rx_buff_len-2); lp->rx_ring[i].rx_flags = cpu_to_le16(OWN_BIT); } /* Initializing transmit descriptors */ for (i = 0; i < NUM_TX_RING_DR; i++) { lp->tx_ring[i].buff_phy_addr = 0; lp->tx_ring[i].tx_flags = 0; lp->tx_ring[i].buff_count = 0; } return 0;err_free_rx_ring: pci_free_consistent(lp->pci_dev, sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,lp->rx_ring, lp->rx_ring_dma_addr);err_free_tx_ring: pci_free_consistent(lp->pci_dev, sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,lp->tx_ring, lp->tx_ring_dma_addr);err_no_mem: return -ENOMEM;}/* This function will set the interrupt coalescing according to the input arguments */static int amd8111e_set_coalesce(struct net_device * dev, enum coal_mode cmod){ unsigned int timeout; unsigned int event_count; struct amd8111e_priv *lp = netdev_priv(dev); void* mmio = lp->mmio; struct amd8111e_coalesce_conf * coal_conf = &lp->coal_conf; switch(cmod) { case RX_INTR_COAL : timeout = coal_conf->rx_timeout; event_count = coal_conf->rx_event_count; if( timeout > MAX_TIMEOUT || event_count > MAX_EVENT_COUNT ) return -EINVAL; timeout = timeout * DELAY_TIMER_CONV; writel(VAL0|STINTEN, mmio+INTEN0); writel((u32)DLY_INT_A_R0|( event_count<< 16 )|timeout, mmio+DLY_INT_A); break; case TX_INTR_COAL : timeout = coal_conf->tx_timeout; event_count = coal_conf->tx_event_count; if( timeout > MAX_TIMEOUT || event_count > MAX_EVENT_COUNT ) return -EINVAL; timeout = timeout * DELAY_TIMER_CONV; writel(VAL0|STINTEN,mmio+INTEN0); writel((u32)DLY_INT_B_T0|( event_count<< 16 )|timeout, mmio+DLY_INT_B); break; case DISABLE_COAL: writel(0,mmio+STVAL); writel(STINTEN, mmio+INTEN0); writel(0, mmio +DLY_INT_B); writel(0, mmio+DLY_INT_A); break; case ENABLE_COAL: /* Start the timer */ writel((u32)SOFT_TIMER_FREQ, mmio+STVAL); /* 0.5 sec */ writel(VAL0|STINTEN, mmio+INTEN0); break; default: break; } return 0;}/* This function initializes the device registers and starts the device. */static int amd8111e_restart(struct net_device *dev){ struct amd8111e_priv *lp = netdev_priv(dev); void * mmio = lp->mmio; int i,reg_val; /* stop the chip */ writel(RUN, mmio + CMD0); if(amd8111e_init_ring(dev)) return -ENOMEM; /* enable the port manager and set auto negotiation always */ writel((u32) VAL1|EN_PMGR, mmio + CMD3 ); writel((u32)XPHYANE|XPHYRST , mmio + CTRL2); amd8111e_set_ext_phy(dev); /* set control registers */ reg_val = readl(mmio + CTRL1); reg_val &= ~XMTSP_MASK; writel( reg_val| XMTSP_128 | CACHE_ALIGN, mmio + CTRL1 ); /* enable interrupt */ writel( APINT5EN | APINT4EN | APINT3EN | APINT2EN | APINT1EN | APINT0EN | MIIPDTINTEN | MCCIINTEN | MCCINTEN | MREINTEN | SPNDINTEN | MPINTEN | SINTEN | STINTEN, mmio + INTEN0); writel(VAL3 | LCINTEN | VAL1 | TINTEN0 | VAL0 | RINTEN0, mmio + INTEN0); /* initialize tx and rx ring base addresses */ writel((u32)lp->tx_ring_dma_addr,mmio + XMT_RING_BASE_ADDR0); writel((u32)lp->rx_ring_dma_addr,mmio+ RCV_RING_BASE_ADDR0); writew((u32)NUM_TX_RING_DR, mmio + XMT_RING_LEN0); writew((u16)NUM_RX_RING_DR, mmio + RCV_RING_LEN0); /* set default IPG to 96 */ writew((u32)DEFAULT_IPG,mmio+IPG); writew((u32)(DEFAULT_IPG-IFS1_DELTA), mmio + IFS1); if(lp->options & OPTION_JUMBO_ENABLE){ writel((u32)VAL2|JUMBO, mmio + CMD3); /* Reset REX_UFLO */ writel( REX_UFLO, mmio + CMD2); /* Should not set REX_UFLO for jumbo frames */ writel( VAL0 | APAD_XMT|REX_RTRY , mmio + CMD2); }else{ writel( VAL0 | APAD_XMT | REX_RTRY|REX_UFLO, mmio + CMD2); writel((u32)JUMBO, mmio + CMD3); }#if AMD8111E_VLAN_TAG_USED writel((u32) VAL2|VSIZE|VL_TAG_DEL, mmio + CMD3);#endif writel( VAL0 | APAD_XMT | REX_RTRY, mmio + CMD2 ); /* Setting the MAC address to the device */ for(i = 0; i < ETH_ADDR_LEN; i++) writeb( dev->dev_addr[i], mmio + PADR + i ); /* Enable interrupt coalesce */ if(lp->options & OPTION_INTR_COAL_ENABLE){ printk(KERN_INFO "%s: Interrupt Coalescing Enabled.\n", dev->name); amd8111e_set_coalesce(dev,ENABLE_COAL); } /* set RUN bit to start the chip */ writel(VAL2 | RDMD0, mmio + CMD0); writel(VAL0 | INTREN | RUN, mmio + CMD0); /* To avoid PCI posting bug */ readl(mmio+CMD0); return 0;}/* This function clears necessary the device registers. */ static void amd8111e_init_hw_default( struct amd8111e_priv* lp){ unsigned int reg_val; unsigned int logic_filter[2] ={0,}; void * mmio = lp->mmio; /* stop the chip */ writel(RUN, mmio + CMD0); /* AUTOPOLL0 Register *//*TBD default value is 8100 in FPS */ writew( 0x8101, mmio + AUTOPOLL0); /* Clear RCV_RING_BASE_ADDR */ writel(0, mmio + RCV_RING_BASE_ADDR0); /* Clear XMT_RING_BASE_ADDR */ writel(0, mmio + XMT_RING_BASE_ADDR0); writel(0, mmio + XMT_RING_BASE_ADDR1); writel(0, mmio + XMT_RING_BASE_ADDR2); writel(0, mmio + XMT_RING_BASE_ADDR3); /* Clear CMD0 */ writel(CMD0_CLEAR,mmio + CMD0);
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?