⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fenpin125.rpt

📁 用CPLD控制LED、数码管的显示源代码
💻 RPT
📖 第 1 页 / 共 2 页
字号:
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:    d:\0331smart_timerv10\7128slc-15\fenpin125.rpt
fenpin125

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                                     Logic cells placed in LAB 'B'
        +--------------------------- LC17 a
        | +------------------------- LC29 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node1
        | | +----------------------- LC28 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node2
        | | | +--------------------- LC27 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node3
        | | | | +------------------- LC26 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node4
        | | | | | +----------------- LC25 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node5
        | | | | | | +--------------- LC24 |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node6
        | | | | | | | +------------- LC23 count6
        | | | | | | | | +----------- LC22 count5
        | | | | | | | | | +--------- LC21 count4
        | | | | | | | | | | +------- LC20 count3
        | | | | | | | | | | | +----- LC19 count2
        | | | | | | | | | | | | +--- LC18 count1
        | | | | | | | | | | | | | +- LC30 count0
        | | | | | | | | | | | | | | 
        | | | | | | | | | | | | | |   Other LABs fed by signals
        | | | | | | | | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC29 -> - - - - - - - - - - - - * - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node1
LC28 -> - - - - - - - - - - - * - - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node2
LC27 -> - - - - - - - - - - * - - - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node3
LC26 -> - - - - - - - - - * - - - - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node4
LC25 -> - - - - - - - - * - - - - - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node5
LC24 -> - - - - - - - * - - - - - - | - * | <-- |lpm_add_sub:73|addcore:adder|addcore:adder0|result_node6
LC23 -> * - - - - - * * * * * * * * | - * | <-- count6
LC22 -> * - - - - * * * * * * * * * | - * | <-- count5
LC21 -> * - - - * * * * * * * * * * | - * | <-- count4
LC20 -> * - - * * * * * * * * * * * | - * | <-- count3
LC19 -> * - * * * * * * * * * * * * | - * | <-- count2
LC18 -> - * * * * * * - - - - - - - | - * | <-- count1
LC30 -> - * * * * * * - - - - - - * | - * | <-- count0

Pin
43   -> - - - - - - - - - - - - - - | - - | <-- k


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:    d:\0331smart_timerv10\7128slc-15\fenpin125.rpt
fenpin125

** EQUATIONS **

k        : INPUT;

-- Node name is 'a' = ':71' 
-- Equation name is 'a', type is output 
 a       = TFFE( VCC, GLOBAL( k),  VCC,  VCC,  _EQ001);
  _EQ001 =  count2 &  count3 &  count4 &  count5 &  count6;

-- Node name is ':69' = 'count0' 
-- Equation name is 'count0', location is LC030, type is buried.
count0   = TFFE(!_EQ002, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ002 = !count0 &  count2 &  count3 &  count4 &  count5 &  count6;

-- Node name is ':68' = 'count1' 
-- Equation name is 'count1', location is LC018, type is buried.
count1   = DFFE( _EQ003 $  _LC029, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ003 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC029;

-- Node name is ':67' = 'count2' 
-- Equation name is 'count2', location is LC019, type is buried.
count2   = DFFE( _EQ004 $  _LC028, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ004 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC028;

-- Node name is ':66' = 'count3' 
-- Equation name is 'count3', location is LC020, type is buried.
count3   = DFFE( _EQ005 $  _LC027, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ005 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC027;

-- Node name is ':65' = 'count4' 
-- Equation name is 'count4', location is LC021, type is buried.
count4   = DFFE( _EQ006 $  _LC026, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ006 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC026;

-- Node name is ':64' = 'count5' 
-- Equation name is 'count5', location is LC022, type is buried.
count5   = DFFE( _EQ007 $  _LC025, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ007 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC025;

-- Node name is ':63' = 'count6' 
-- Equation name is 'count6', location is LC023, type is buried.
count6   = DFFE( _EQ008 $  _LC024, GLOBAL( k),  VCC,  VCC,  VCC);
  _EQ008 =  count2 &  count3 &  count4 &  count5 &  count6 &  _LC024;

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node1' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC029', type is buried 
_LC029   = LCELL(!count1 $ !count0);

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node2' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC028', type is buried 
_LC028   = LCELL( count2 $  _EQ009);
  _EQ009 =  count0 &  count1;

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node3' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC027', type is buried 
_LC027   = LCELL( count3 $  _EQ010);
  _EQ010 =  count0 &  count1 &  count2;

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node4' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC026', type is buried 
_LC026   = LCELL( count4 $  _EQ011);
  _EQ011 =  count0 &  count1 &  count2 &  count3;

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node5' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC025', type is buried 
_LC025   = LCELL( count5 $  _EQ012);
  _EQ012 =  count0 &  count1 &  count2 &  count3 &  count4;

-- Node name is '|lpm_add_sub:73|addcore:adder|addcore:adder0|result_node6' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC024', type is buried 
_LC024   = LCELL( count6 $  _EQ013);
  _EQ013 =  count0 &  count1 &  count2 &  count3 &  count4 &  count5;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information             d:\0331smart_timerv10\7128slc-15\fenpin125.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 4,160K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -