⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 disp.rpt

📁 采用MaxPlusII写的一个小时钟程序
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Information                               f:\study\vhdl\clock\disp.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/19/2003 14:29:30

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DISP


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

disp      EPF10K10LC84-3   25     13     0    0         0  %    130      22 %

User Pins:                 25     13     0  



Project Information                               f:\study\vhdl\clock\disp.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 45: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 66: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0
Warning: Line 83: File f:\study\vhdl\clock\package.vhd: Undefined (X) values of constant "XXXXXX" are interpreted as 0


Project Information                               f:\study\vhdl\clock\disp.rpt

** FILE HIERARCHY **



|lpm_add_sub:229|
|lpm_add_sub:229|addcore:adder|
|lpm_add_sub:229|altshift:result_ext_latency_ffs|
|lpm_add_sub:229|altshift:carry_ext_latency_ffs|
|lpm_add_sub:229|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

***** Logic for device 'disp' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R     R           R                 s              O     
                E  E  E     E           E           c     e              N     
                S  S  S     S  s     V  S  s     m  o  G  g        s     F     
                E  E  E     E  e     C  E  y     i  m  N  m        e     _  ^  
                R  R  R  s  R  c  m  C  R  s     n  m  D  e  s  m  c  #  D  n  
                V  V  V  e  V  l  i  I  V  r  c  1  o  I  n  e  i  l  T  O  C  
                E  E  E  c  E  2  n  N  E  e  l  0  n  N  t  c  n  1  C  N  E  
                D  D  D  2  D  0  3  T  D  s  k  0  4  T  5  3  1  2  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | segment6 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | segment0 
  RESERVED | 16                                                              70 | common0 
  RESERVED | 17                                                              69 | common1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | common2 
    VCCINT | 20                                                              66 | RESERVED 
   common3 | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | common5 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | sec1 
  RESERVED | 25                                                              61 | segment4 
    GNDINT | 26                                                              60 | segment1 
      sec0 | 27                                                              59 | segment2 
    sec101 | 28                                                              58 | secl21 
    sec102 | 29                                                              57 | #TMS 
    secl13 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | segment3 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  d  m  s  V  G  m  m  s  s  m  s  s  
                C  n  E  E  E  E  E  C  N  i  i  e  C  N  i  i  e  e  i  e  e  
                C  C  S  S  S  S  S  C  D  s  n  c  C  D  n  n  c  c  n  c  c  
                I  O  E  E  E  E  E  I  I  p  0  1  I  I  1  1  l  l  2  l  l  
                N  N  R  R  R  R  R  N  N  e     0  N  N  0  0  2  2     1  1  
                T  F  V  V  V  V  V  T  T  n     0  T  T  1  2  2  3     0  1  
                   I  E  E  E  E  E                                            
                   G  D  D  D  D  D                                            
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
B2       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
B5       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       5/22( 22%)   
B6       7/ 8( 87%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       7/22( 31%)   
B7       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       6/22( 27%)   
B8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2      14/22( 63%)   
B9       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       7/22( 31%)   
B12      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2      13/22( 59%)   
B14      8/ 8(100%)   6/ 8( 75%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
C13      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
C15      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   
C18      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C19      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      17/22( 77%)   
C21      7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            32/53     ( 60%)
Total logic cells used:                        130/576    ( 22%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.56/4    ( 89%)
Total fan-in:                                 464/2304    ( 20%)

Total input pins required:                      25
Total input I/O cell registers required:         0
Total output pins required:                     13
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    130
Total flipflops required:                       32
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        12/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      8   8   8   1   8   7   8   8   8   8   8   8   0   0   8   0   0   0   0   1   0   0   0   0   0     97/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   8   0   0   8   8   0   7   0   0   0     33/0  

Total:   8   8   8   1   8   7   8   8   8   8   8   8   0   2   8   8   0   0   8   9   0   7   0   0   0    130/0  



Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT                0    0    0   33  dispen
  43      -     -    -    --      INPUT                0    0    0    1  min0
  79      -     -    -    24      INPUT                0    0    0    1  min1
  51      -     -    -    18      INPUT                0    0    0    1  min2
   5      -     -    -    05      INPUT                0    0    0    1  min3
  84      -     -    -    --      INPUT                0    0    0    1  min100
  47      -     -    -    14      INPUT                0    0    0    1  min101
  48      -     -    -    15      INPUT                0    0    0    1  min102
  52      -     -    -    19      INPUT                0    0    0    1  secl10
  53      -     -    -    20      INPUT                0    0    0    1  secl11
  78      -     -    -    24      INPUT                0    0    0    1  secl12
  30      -     -    C    --      INPUT                0    0    0    1  secl13
   6      -     -    -    04      INPUT                0    0    0    1  secl20
  58      -     -    C    --      INPUT                0    0    0    1  secl21
  49      -     -    -    16      INPUT                0    0    0    1  secl22
  50      -     -    -    17      INPUT                0    0    0    1  secl23
  27      -     -    C    --      INPUT                0    0    0    1  sec0
  62      -     -    C    --      INPUT                0    0    0    1  sec1
   8      -     -    -    03      INPUT                0    0    0    1  sec2
  80      -     -    -    23      INPUT                0    0    0    1  sec3
  44      -     -    -    --      INPUT                0    0    0    1  sec100
  28      -     -    C    --      INPUT                0    0    0    1  sec101
  29      -     -    C    --      INPUT                0    0    0    1  sec102
   2      -     -    -    --      INPUT                0    0    0   32  sysres


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\study\vhdl\clock\disp.rpt
disp

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  70      -     -    A    --     OUTPUT                0    1    0    0  common0
  69      -     -    A    --     OUTPUT                0    1    0    0  common1
  67      -     -    B    --     OUTPUT                0    1    0    0  common2
  21      -     -    B    --     OUTPUT                0    1    0    0  common3
  83      -     -    -    13     OUTPUT                0    1    0    0  common4
  64      -     -    B    --     OUTPUT                0    1    0    0  common5
  71      -     -    A    --     OUTPUT                0    1    0    0  segment0
  60      -     -    C    --     OUTPUT                0    1    0    0  segment1
  59      -     -    C    --     OUTPUT                0    1    0    0  segment2
  54      -     -    -    21     OUTPUT                0    1    0    0  segment3
  61      -     -    C    --     OUTPUT                0    1    0    0  segment4
  81      -     -    -    22     OUTPUT                0    1    0    0  segment5
  73      -     -    A    --     OUTPUT                0    1    0    0  segment6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -