📄 song.mrp
字号:
Release 6.3i Map G.35Xilinx Mapping Report File for Design 'song'Design Information------------------Command Line : D:/Xilinx/bin/nt/map.exe -intstyle ise -p xc2s100-tq144-6 -cm
area -pr b -k 4 -c 100 -tx off -o song_map.ncd song.ngd song.pcf Target Device : x2s100Target Package : tq144Target Speed : -6Mapper Version : spartan2 -- $Revision: 1.16.8.2 $Mapped Date : Sat Feb 18 10:27:54 2006Design Summary--------------Number of errors: 0Number of warnings: 1Logic Utilization: Number of Slice Flip Flops: 75 out of 2,400 3% Number of 4 input LUTs: 50 out of 2,400 2%Logic Distribution: Number of occupied Slices: 58 out of 1,200 4% Number of Slices containing only related logic: 58 out of 58 100% Number of Slices containing unrelated logic: 0 out of 58 0% *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs: 95 out of 2,400 3% Number used as logic: 50 Number used as a route-thru: 45 Number of bonded IOBs: 14 out of 92 15% IOB Flip Flops: 9 Number of GCLKs: 1 out of 4 25% Number of GCLKIOBs: 1 out of 4 25%Total equivalent gate count for design: 1,320Additional JTAG gate count for IOBs: 720Peak Memory Usage: 60 MBNOTES: Related logic is defined as being logic that shares connectivity - e.g. two LUTs are "related" if they share common inputs. When assembling slices, Map gives priority to combine logic that is related. Doing so results in the best timing performance. Unrelated logic shares no connectivity. Map will only begin packing unrelated logic into a slice once 99% of the slices are occupied through related logic packing. Note that once logic distribution reaches the 99% level through related logic packing, this does not mean the device is completely utilized. Unrelated logic packing will then begin, continuing until all usable LUTs and FFs are occupied. Depending on your timing budget, increased levels of unrelated logic packing may adversely affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:DesignRules:372 - Netcheck: Gated clock. Clock net carry is sourced by a
combinatorial pin. This is not good design practice. Use the CE pin to
control the loading of data into the flip-flop.Section 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
limited output drivers. The delay on speed critical outputs can be
dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.Section 4 - Removed Logic Summary--------------------------------- 6 block(s) optimized away 2 signal(s) removedSection 5 - Removed Logic-------------------------The trimmed logic reported below is either: 1. part of a cycle 2. part of disabled logic 3. a side-effect of other trimmed logicThe signal "N3181" is unused and has been removed.The signal "N3190" is unused and has been removed.Optimized Block(s):TYPE BLOCKGND XST_GNDVCC XST_VCCLUT3 _n0014<0>11LUT3 _n0014<0>12FDS origin_0 optimized to 1FDS origin_4 optimized to 1To enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name | Type | Direction | IO Standard | Drive | Slew | Reg (s) | Resistor | IOB || | | | | Strength | Rate | | | Delay |+------------------------------------------------------------------------------------------------------------------------+| clk | GCLKIOB | INPUT | LVTTL | | | | | || index<0> | IOB | INPUT | LVTTL | | | | | || index<1> | IOB | INPUT | LVTTL | | | | | || index<2> | IOB | INPUT | LVTTL | | | | | || seg<0> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg<1> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg<2> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg<3> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg<4> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg<5> | IOB | OUTPUT | LVTTL | 12 | SLOW | | | || seg<6> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg_scan<0> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg_scan<1> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || seg_scan<2> | IOB | OUTPUT | LVTTL | 12 | SLOW | | | || speaker | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 15Number of Equivalent Gates for Design = 1,320Number of RPM Macros = 0Number of Hard Macros = 0PCI IOBs = 0PCI LOGICs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DLLs = 0GCLKIOBs = 1GCLKs = 1Block RAMs = 0TBUFs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 68IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 9IOB Flip Flops = 9Unbonded IOBs = 0Bonded IOBs = 14Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MULTANDs = 0MUXF5s + MUXF6s = 04 input LUTs used as Route-Thrus = 454 input LUTs = 50Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 59Slice Flip Flops = 75Slices = 58Number of LUT signals with 4 loads = 0Number of LUT signals with 3 loads = 1Number of LUT signals with 2 loads = 19Number of LUT signals with 1 load = 28NGM Average fanout of LUT = 1.88NGM Maximum fanout of LUT = 17NGM Average fanin for LUT = 2.7400Number of LUT symbols = 50Number of IPAD symbols = 4Number of IBUF symbols = 3
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -