📄 reg2_3.tim
字号:
Performance Summary Report
--------------------------
Design: reg2_3
Device: XC95144-7-PQ100
Speed File: Version 3.0
Program: Timing Report Generator: version F.31
Date: Wed Aug 11 20:27:59 2004
Performance Summary:
Clock net 'wr' path delays:
Clock Pad to Output Pad (tCO) : 4.5ns (1 macrocell levels)
Clock Pad 'wr' to Output Pad 'dout<0>' (Pterm Clock)
Clock to Setup (tCYC) : 8.0ns (1 macrocell levels)
Clock to Q, net 'dout<0>.Q' to DFF Setup(D) at 'dout<0>.D' (GCK)
Target FF drives output net 'dout_0$Q'
Setup to Clock at the Pad (tSU) : 4.5ns (0 macrocell levels)
Data signal 'cs' to DFF D input Pin at 'dout<0>.D'
Clock pad 'wr' (GCK)
Minimum Clock Period: 8.0ns
Maximum Internal Clock Speed: 125.0Mhz
(Limited by Clock Pulse Width)
--------------------------------------------------------------------------------
Clock Pad to Output Pad (tCO) (nsec)
\ From w
\ r
\
\
\
\
\
To \------
dout<0> 4.5
dout<1> 4.5
dout<2> 4.5
--------------------------------------------------------------------------------
Setup to Clock at Pad (tSU or tSUF) (nsec)
\ From w
\ r
\
\
\
\
\
To \------
cs 4.5
din<0> 4.5
din<1> 4.5
--------------------------------------------------------------------------------
Clock to Setup (tCYC) (nsec)
(Clock: wr)
\ From d d d
\ o o o
\ u u u
\ t t t
\ < < <
\ 0 1 2
\ > > >
\ . . .
\ Q Q Q
To \------------------
dout<0>.D 8.0
dout<1>.D 8.0
dout<2>.D 8.0
Path Type Definition:
Pad to Pad (tPD) - Reports pad to pad paths that start
at input pads and end at output pads.
Paths are not traced through
registers.
Clock Pad to Output Pad (tCO) - Reports paths that start at input
pads trace through clock inputs of
registers and end at output pads.
Paths are not traced through PRE/CLR
inputs of registers.
Setup to Clock at Pad (tSU or tSUF) - Reports external setup time of data
to clock at pad. Data path starts at
an input pad and ends at register
(Fast Input Register for tSUF) D/T
input. Clock path starts at input pad
and ends at the register clock input.
Paths are not traced through
registers. Pin-to-pin setup
requirement is not reported or
guaranteed for product-term clocks
derived from macrocell feedback
signals.
Clock to Setup (tCYC) - Register to register cycle time.
Include source register tCO and
destination register tSU.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -