📄 latch.syr
字号:
Release 5.2.03i - xst F.31Copyright (c) 1995-2002 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.17 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.17 s | Elapsed : 0.00 / 0.00 s --> Reading design: latch.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 4.1) HDL Synthesis Report 5) Low Level Synthesis 6) Final Report=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : latch.prjInput Format : VHDLIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : latchOutput Format : NGCTarget Device : xc9500---- Source OptionsEntity Name : latchAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoMux Extraction : YESResource Sharing : YESComplex Clock Enable Extraction : YES---- Target OptionsAdd IO Buffers : YESEquivalent register Removal : YESMACRO Preserve : YESXOR Preserve : YES---- General OptionsOptimization Criterion : SpeedOptimization Effort : 1Keep Hierarchy : YESRTL Output : YesHierarchy Separator : _Bus Delimiter : <>Case Specifier : lower---- Other Optionscross_clock_analysis : NOwysiwyg : NO==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file D:/郑玉静/信箱/tba_2470/latch.vhd in Library work.Entity <latch> (Architecture <behavioral>) compiled.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <latch> (Architecture <behavioral>).Entity <latch> analyzed. Unit <latch> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <latch>. Related source file is D:/郑玉静/信箱/tba_2470/latch.vhd. Found 1-bit tristate buffer for signal <dout<0>>. Found 1-bit register for signal <Mtridata_dout<0>>. Summary: inferred 1 D-type flip-flop(s). inferred 1 Tristate(s).Unit <latch> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# Registers : 1 1-bit register : 1# Tristates : 1 1-bit tristate buffer : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Library "C:/Xilinx/xc9500/data/lib.xst" ConsultedLibrary "C:/Xilinx/data/librtl.xst" ConsultedOptimizing unit <latch> ... implementation constraint: iob : Mtridata_dout<0> implementation constraint: KEEP : Mtridata_dout<0>=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : latch.ngrTop Level Output File Name : latchOutput Format : NGCOptimization Criterion : SpeedKeep Hierarchy : YESMacro Generator : macro+Target Technology : xc9500Macro Preserve : YESXOR Preserve : YESwysiwyg : NODesign Statistics# IOs : 5Macro Statistics :# Registers : 1# 1-bit register : 1# Tristates : 1# 1-bit tristate buffer : 1Cell Usage :# BELS : 6# AND2 : 2# INV : 3# OR2 : 1# FlipFlops/Latches : 1# FD : 1# IO Buffers : 5# IBUF : 4# OBUFE : 1=========================================================================CPU : 0.19 / 0.41 s | Elapsed : 1.00 / 1.00 s --> Total memory usage is 55116 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -