📄 top.par
字号:
Release 6.2i Par G.28Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.LQJ:: Tue Jul 17 21:24:15 2007C:/Program Files/ISE6.2/bin/nt/par.exe -w -intstyle ise -ol std -t 1
top_map.ncd top.ncd top.pcf Constraints file: top.pcfLoading device database for application Par from file "top_map.ncd". "top" is an NCD, version 2.38, device xc3s400, package pq208, speed -4Loading device for application Par from file '3s400.nph' in environment
C:/Program Files/ISE6.2.Device speed data version: ADVANCED 1.29 2003-12-13.Resolved that IOB <clk> must be placed at site P80.Resolved that IOB <pktend> must be placed at site P178.Resolved that IOB <full_flag> must be placed at site P187.Resolved that IOB <slwr> must be placed at site P166.Device utilization summary: Number of External IOBs 6 out of 141 4% Number of LOCed External IOBs 4 out of 6 66% Number of Slices 3 out of 3584 1% Number of BUFGMUXs 1 out of 8 12%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)Phase 1.1Phase 1.1 (Checksum:98969d) REAL time: 0 secs .Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:98cc67) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file top.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 1 secs Phase 1: 14 unrouted; REAL time: 0 secs Phase 2: 6 unrouted; REAL time: 2 secs Phase 3: 0 unrouted; REAL time: 2 secs Phase 4: 0 unrouted; REAL time: 2 secs Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 1 secs Generating "par" statistics.**************************Generating Clock Report**************************+-------------------------+----------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+-------------------------+----------+------+------+------------+-------------+| clk_BUFGP | BUFGMUX1| No | 1 | 0.000 | 0.587 |+-------------------------+----------+------+------+------------+-------------+| inclk | Local | | 3 | 0.000 | 1.977 |+-------------------------+----------+------+------+------------+-------------+ The Delay Summary Report The SCORE FOR THIS DESIGN is: 130The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0 The AVERAGE CONNECTION DELAY for this design is: 1.152 The MAXIMUM PIN DELAY IS: 2.117 The AVERAGE CONNECTION DELAY on the 10 WORST NETS is: 0.725 Listing Pin Delays by value: (nsec) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 10 3 1 0 0 0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 2 secs Peak Memory Usage: 66 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file top.ncd.PAR done.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -