pld01a.syr

来自「Liod平台CPLD源代码 pxa270」· SYR 代码 · 共 183 行

SYR
183
字号
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 3.65 s | Elapsed : 0.00 / 3.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 3.65 s | Elapsed : 0.00 / 3.00 s --> Reading design: pld01a.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : pld01a.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : pld01aOutput Format                      : NGCTarget Device                      : xbr---- Source OptionsTop Module Name                    : pld01aAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoMux Extraction                     : YESResource Sharing                   : YES---- Target OptionsAdd IO Buffers                     : YESEquivalent register Removal        : YESMACRO Preserve                     : YESXOR Preserve                       : YES---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : YESRTL Output                         : YesHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintain---- Other Optionslso                                : pld01a.lsoverilog2001                        : YESClock Enable                       : YESwysiwyg                            : NO==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file D:/mbj/XSBase270-Core/emdoor_Pld01A_old/pld01a.vhd in Library work.Entity <pld01a> (Architecture <pld01a_ctl>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <pld01a> (Architecture <pld01a_ctl>).Entity <pld01a> analyzed. Unit <pld01a> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <pld01a>.    Related source file is D:/mbj/XSBase270-Core/emdoor_Pld01A_old/pld01a.vhd.    Found 16-bit tristate buffer for signal <DATA>.    Found 16-bit register for signal <BCR1_REG>.    Found 16-bit register for signal <BCR2_REG>.    Found 1-bit register for signal <CF_IN_INT>.    Found 1-bit register for signal <CF_OUT_INT>.    Found 1-bit register for signal <MMC_IN_INT>.    Found 1-bit register for signal <MMC_OUT_INT>.    Found 1-bit register for signal <SIM_IN_INT>.    Found 1-bit register for signal <SIM_OUT_INT>.    Found 1-bit register for signal <SW1_INT>.    Found 1-bit register for signal <SW2_INT>.    Found 1-bit register for signal <SW3_INT>.    Found 1-bit register for signal <SW4_1INT>.    Found 1-bit register for signal <SW4_2INT>.    Found 1-bit register for signal <SW4_3INT>.    Found 1-bit register for signal <USB_IN_INT>.    Found 1-bit register for signal <USB_OUT_INT>.    Summary:	inferred  16 Tristate(s).Unit <pld01a> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 16 1-bit register                    : 14 16-bit register                   : 2# Tristates                        : 1 16-bit tristate buffer            : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <pld01a> ...=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : pld01a.ngrTop Level Output File Name         : pld01aOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : YESTarget Technology                  : xbrMacro Preserve                     : YESXOR Preserve                       : YESClock Enable                       : YESwysiwyg                            : NODesign Statistics# IOs                              : 102Macro Statistics :# Tristates                        : 1#      16-bit tristate buffer      : 1Cell Usage :# BELS                             : 565#      AND2                        : 184#      AND3                        : 28#      AND4                        : 14#      AND5                        : 1#      AND6                        : 1#      AND8                        : 3#      GND                         : 1#      INV                         : 263#      OR2                         : 69#      OR3                         : 1# FlipFlops/Latches                : 46#      FDC                         : 25#      FDCP                        : 14#      FDP                         : 7# IO Buffers                       : 102#      IBUF                        : 45#      IOBUFE                      : 16#      OBUF                        : 41=========================================================================CPU : 3.13 / 7.67 s | Elapsed : 3.00 / 7.00 s --> Total memory usage is 54336 kilobytes

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?