📄 my_sram.mrp
字号:
Release 6.3i Map G.35Xilinx Mapping Report File for Design 'my_sram'Design Information------------------Command Line : D:/Xilinx/bin/nt/map.exe -intstyle ise -p xc2s15-cs144-6 -cm
area -pr b -k 4 -c 100 -tx off -o my_sram_map.ncd my_sram.ngd my_sram.pcf Target Device : x2s15Target Package : cs144Target Speed : -6Mapper Version : spartan2 -- $Revision: 1.16.8.2 $Mapped Date : Wed May 30 01:42:54 2007Design Summary--------------Number of errors: 0Number of warnings: 8Logic Utilization: Number of Slice Flip Flops: 56 out of 384 14% Number of 4 input LUTs: 42 out of 384 10%Logic Distribution: Number of occupied Slices: 50 out of 192 26% Number of Slices containing only related logic: 50 out of 50 100% Number of Slices containing unrelated logic: 0 out of 50 0% *See NOTES below for an explanation of the effects of unrelated logicTotal Number of 4 input LUTs: 42 out of 384 10% Number of bonded IOBs: 25 out of 86 29% IOB Flip Flops: 24 Number of GCLKs: 1 out of 4 25% Number of GCLKIOBs: 1 out of 4 25%Total equivalent gate count for design: 988Additional JTAG gate count for IOBs: 1,248Peak Memory Usage: 56 MBNOTES: Related logic is defined as being logic that shares connectivity - e.g. two LUTs are "related" if they share common inputs. When assembling slices, Map gives priority to combine logic that is related. Doing so results in the best timing performance. Unrelated logic shares no connectivity. Map will only begin packing unrelated logic into a slice once 99% of the slices are occupied through related logic packing. Note that once logic distribution reaches the 99% level through related logic packing, this does not mean the device is completely utilized. Unrelated logic packing will then begin, continuing until all usable LUTs and FFs are occupied. Depending on your timing budget, increased levels of unrelated logic packing may adversely affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:Pack:1403 - The register Mtrien_data_out has the property IOB=TRUE, but
was not packed into the input side of an I/O component. The register symbol
Mtrien_data_out has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_1 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_1 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_2 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_2 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_3 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_3 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_4 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_4 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_5 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_5 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_6 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_6 has no connections inside the I/O component.WARNING:Pack:1403 - The register Mtrien_data_out_7 has the property IOB=TRUE,
but was not packed into the input side of an I/O component. The register
symbol Mtrien_data_out_7 has no connections inside the I/O component.Section 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
limited output drivers. The delay on speed critical outputs can be
dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.Section 4 - Removed Logic Summary---------------------------------Section 5 - Removed Logic-------------------------To enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name | Type | Direction | IO Standard | Drive | Slew | Reg (s) | Resistor | IOB || | | | | Strength | Rate | | | Delay |+------------------------------------------------------------------------------------------------------------------------+| clk | GCLKIOB | INPUT | LVTTL | | | | | || cs | IOB | INPUT | LVTTL | | | | | || data_in<0> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<1> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<2> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<3> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<4> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<5> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<6> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_in<7> | IOB | INPUT | LVTTL | | | INFF | | IFD || data_out<0> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<1> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<2> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<3> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<4> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<5> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<6> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || data_out<7> | IOB | OUTPUT | LVTTL | 12 | SLOW | OUTFF | | || | | | | | | ENFF | | || raddr<0> | IOB | INPUT | LVTTL | | | | | || raddr<1> | IOB | INPUT | LVTTL | | | | | || raddr<2> | IOB | INPUT | LVTTL | | | | | || re | IOB | INPUT | LVTTL | | | | | || waddr<0> | IOB | INPUT | LVTTL | | | | | || waddr<1> | IOB | INPUT | LVTTL | | | | | || waddr<2> | IOB | INPUT | LVTTL | | | | | || we | IOB | INPUT | LVTTL | | | | | |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 26Number of Equivalent Gates for Design = 988Number of RPM Macros = 0Number of Hard Macros = 0PCI IOBs = 0PCI LOGICs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DLLs = 0GCLKIOBs = 1GCLKs = 1Block RAMs = 0TBUFs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 80IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 24IOB Flip Flops = 24Unbonded IOBs = 0Bonded IOBs = 25Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MULTANDs = 0MUXF5s + MUXF6s = 244 input LUTs used as Route-Thrus = 04 input LUTs = 42Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 56Slice Flip Flops = 56Slices = 50Number of LUT signals with 4 loads = 2Number of LUT signals with 3 loads = 0Number of LUT signals with 2 loads = 0Number of LUT signals with 1 load = 32NGM Average fanout of LUT = 2.48NGM Maximum fanout of LUT = 8NGM Average fanin for LUT = 3.0000Number of LUT symbols = 42Number of IPAD symbols = 18Number of IBUF symbols = 17
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -