generalub1.fit.rpt

来自「飞机电气检测的界面程序设计」· RPT 代码 · 共 395 行 · 第 1/2 页

RPT
395
字号
; 36       ; 35         ; --       ; kle[6]         ; output ; TTL          ;         ; Y               ;
; 37       ; 36         ; --       ; kle[7]         ; output ; TTL          ;         ; Y               ;
; 38       ; 37         ; --       ; TDO            ; output ; TTL          ;         ; N               ;
; 39       ; 38         ; --       ; kle[8]         ; output ; TTL          ;         ; Y               ;
; 40       ; 39         ; --       ; kle[9]         ; output ; TTL          ;         ; Y               ;
; 41       ; 40         ; --       ; kle[10]        ; output ; TTL          ;         ; Y               ;
; 42       ; 41         ; --       ; GND            ; gnd    ;              ;         ;                 ;
; 43       ; 42         ; --       ; addressA[4]    ; input  ; TTL          ;         ; Y               ;
; 44       ; 43         ; --       ; addressA[3]    ; input  ; TTL          ;         ; Y               ;
+----------+------------+----------+----------------+--------+--------------+---------+-----------------+


+--------------------------------------------------------------------------------------------------+
; I/O Standard                                                                                     ;
+--------------+------------+----------------------+-------------------+-------------------+-------+
; I/O Standard ; Input Vref ; Dedicated Input Pins ; Pins in I/O Bank1 ; Pins in I/O Bank2 ; Total ;
+--------------+------------+----------------------+-------------------+-------------------+-------+
; TTL          ; -          ; 4                    ; 0                 ; 0                 ; 4     ;
+--------------+------------+----------------------+-------------------+-------------------+-------+


+---------------------------------------------------------------------------+
; Dedicated Inputs I/O                                                      ;
+-------------+-------+-------+-------+--------------+------------+---------+
; Name        ; Pin # ; Type  ; VCCIO ; I/O Standard ; Input Vref ; Current ;
+-------------+-------+-------+-------+--------------+------------+---------+
; addressA[1] ; 2     ; Input ; --    ; TTL          ; -          ; 0 mA    ;
; addressA[2] ; 1     ; Input ; --    ; TTL          ; -          ; 0 mA    ;
; addressA[3] ; 44    ; Input ; --    ; TTL          ; -          ; 0 mA    ;
; addressA[4] ; 43    ; Input ; --    ; TTL          ; -          ; 0 mA    ;
+-------------+-------+-------+-------+--------------+------------+---------+


+-----------------------------------------------+
; Output Pin Default Load For Reported TCO      ;
+--------------+-------+------------------------+
; I/O Standard ; Load  ; Termination Resistance ;
+--------------+-------+------------------------+
; TTL          ; 10 pF ; Not Available          ;
+--------------+-------+------------------------+
Note: User assignments will override these defaults. The user specified values are listed in the Output Pins and Bidir Pins tables.


+-------------------------------------------------------------------------------------+
; Fitter Resource Utilization by Entity                                               ;
+----------------------------+------------+------+---------------------+--------------+
; Compilation Hierarchy Node ; Macrocells ; Pins ; Full Hierarchy Name ; Library Name ;
+----------------------------+------------+------+---------------------+--------------+
; |generalUb1                ; 10         ; 36   ; |generalUb1         ; work         ;
+----------------------------+------------+------+---------------------+--------------+


+---------------------------------+
; Non-Global High Fan-Out Signals ;
+-------------+-------------------+
; Name        ; Fan-Out           ;
+-------------+-------------------+
; bte[3]      ; 10                ;
; bte[2]      ; 10                ;
; addressB[5] ; 10                ;
; addressB[6] ; 10                ;
; addressA[6] ; 10                ;
; bse         ; 10                ;
; addressA[5] ; 10                ;
; addressA[4] ; 10                ;
; addressA[3] ; 10                ;
; addressA[2] ; 10                ;
; addressB[4] ; 9                 ;
; addressB[3] ; 8                 ;
; addressC[3] ; 7                 ;
; addressC[4] ; 7                 ;
; addressC[2] ; 5                 ;
; bte[1]      ; 5                 ;
; addressC[6] ; 5                 ;
; addressC[5] ; 5                 ;
; addressB[2] ; 5                 ;
; kle~3319    ; 4                 ;
; kle~3306    ; 2                 ;
; kle~3356    ; 1                 ;
; kle~3350    ; 1                 ;
; kle~3349    ; 1                 ;
; kle~3348    ; 1                 ;
; kle~3342    ; 1                 ;
; kle~3335    ; 1                 ;
; kle~3329    ; 1                 ;
; kle~3327    ; 1                 ;
; kle~3321    ; 1                 ;
; kle~3320    ; 1                 ;
; kle~3318    ; 1                 ;
; kle~3312    ; 1                 ;
; kle~3305    ; 1                 ;
; kle~3301    ; 1                 ;
; kle~3300    ; 1                 ;
; kle~3299    ; 1                 ;
; kle~3295    ; 1                 ;
; kle~3294    ; 1                 ;
+-------------+-------------------+


+-----------------------------------------------+
; Interconnect Usage Summary                    ;
+----------------------------+------------------+
; Interconnect Resource Type ; Usage            ;
+----------------------------+------------------+
; Output enables             ; 0 / 6 ( 0 % )    ;
; PIA buffers                ; 19 / 72 ( 26 % ) ;
+----------------------------+------------------+


+----------------------------------------------------------------------+
; LAB Macrocells                                                       ;
+----------------------------------------+-----------------------------+
; Number of Macrocells  (Average = 5.00) ; Number of LABs  (Total = 1) ;
+----------------------------------------+-----------------------------+
; 0                                      ; 1                           ;
; 1                                      ; 0                           ;
; 2                                      ; 0                           ;
; 3                                      ; 0                           ;
; 4                                      ; 0                           ;
; 5                                      ; 0                           ;
; 6                                      ; 0                           ;
; 7                                      ; 0                           ;
; 8                                      ; 0                           ;
; 9                                      ; 0                           ;
; 10                                     ; 1                           ;
+----------------------------------------+-----------------------------+


+-------------------------------------------------------------------------------+
; Shareable Expander                                                            ;
+-------------------------------------------------+-----------------------------+
; Number of shareable expanders  (Average = 5.00) ; Number of LABs  (Total = 1) ;
+-------------------------------------------------+-----------------------------+
; 0                                               ; 1                           ;
; 1                                               ; 0                           ;
; 2                                               ; 0                           ;
; 3                                               ; 0                           ;
; 4                                               ; 0                           ;
; 5                                               ; 0                           ;
; 6                                               ; 0                           ;
; 7                                               ; 0                           ;
; 8                                               ; 0                           ;
; 9                                               ; 0                           ;
; 10                                              ; 1                           ;
+-------------------------------------------------+-----------------------------+


+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Logic Cell Interconnection                                                                                                                                                                   ;
+-----+------------+-----------------------------------------------------------------------------------------------------------------------------------------------------------------+---------+
; LAB ; Logic Cell ; Input                                                                                                                                                           ; Output  ;
+-----+------------+-----------------------------------------------------------------------------------------------------------------------------------------------------------------+---------+
;  B  ; LC28       ; addressA[2], addressA[3], addressA[4], addressA[5], bse, addressA[6], addressB[6], addressB[5], addressB[2], addressB[3], addressB[4], bte[3], bte[2]           ; kle[1]  ;
;  B  ; LC27       ; addressA[2], addressA[3], addressA[4], addressA[5], bse, addressA[6], kle~3295, bte[2], bte[3], addressB[6], addressB[5], addressB[3], addressB[4]              ; kle[2]  ;
;  B  ; LC26       ; addressA[2], addressA[3], addressA[4], addressA[5], bse, addressA[6], kle~3300, bte[2], bte[3], kle~3301, addressB[6], addressB[5], addressB[4]                 ; kle[3]  ;
;  B  ; LC24       ; addressA[2], addressA[3], addressA[4], addressA[5], bse, addressA[6], bte[2], addressC[2], addressC[3], bte[3], addressB[6], addressB[5], addressB[4], kle~3306 ; kle[4]  ;
;  B  ; LC23       ; addressA[3], addressA[2], addressA[4], addressA[5], bse, addressA[6], kle~3306, bte[2], bte[3], addressB[4], addressB[6], addressB[5], addressB[2], addressB[3] ; kle[5]  ;
;  B  ; LC22       ; addressA[3], addressA[2], addressA[4], addressA[5], bse, addressA[6], kle~3319, bte[2], bte[3], kle~3320, addressC[4], kle~3321, addressB[6], addressB[5]       ; kle[6]  ;
;  B  ; LC21       ; addressA[3], addressA[2], addressA[4], addressA[5], bse, addressA[6], bte[2], bte[3], addressC[4], addressC[3], kle~3319, kle~3329, addressB[6], addressB[5]    ; kle[7]  ;
;  B  ; LC19       ; addressA[3], addressA[2], addressA[4], addressA[5], bse, addressA[6], addressB[6], addressB[5], addressC[4], addressC[2], addressC[3], bte[3], bte[2], kle~3319 ; kle[8]  ;
;  B  ; LC18       ; addressA[2], addressA[5], addressA[3], addressA[4], bse, addressA[6], kle~3319, bte[2], bte[3], addressB[5], addressB[6], addressB[2], addressB[3], addressB[4] ; kle[9]  ;
;  B  ; LC17       ; kle~3349, bte[2], addressB[6], addressC[4], addressC[2], addressC[6], bte[1], addressC[3], addressC[5], bte[3], kle~3350, addressB[5]                           ; kle[10] ;
+-----+------------+-----------------------------------------------------------------------------------------------------------------------------------------------------------------+---------+


+----------------------------------------------------------------------------------------+
; Fitter Device Options                                                                  ;
+----------------------------------------------+-----------------------------------------+
; Option                                       ; Setting                                 ;
+----------------------------------------------+-----------------------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off                                     ;
; Enable device-wide reset (DEV_CLRn)          ; Off                                     ;
; Enable device-wide output enable (DEV_OE)    ; Off                                     ;
; Enable INIT_DONE output                      ; Off                                     ;
; Configuration scheme                         ; Passive Serial                          ;
; Reserve all unused pins                      ; As output driving an unspecified signal ;
; Security bit                                 ; Off                                     ;
; Base pin-out file on sameframe device        ; Off                                     ;
+----------------------------------------------+-----------------------------------------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 7.1 Build 156 04/30/2007 SJ Full Version
    Info: Processing started: Thu Dec 27 20:50:31 2007
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off generalUb1 -c generalUb1
Info: Selected device EPM7032SLC44-10 for design "generalUb1"
Info: Quartus II Fitter was successful. 0 errors, 0 warnings
    Info: Allocated 137 megabytes of memory during processing
    Info: Processing ended: Thu Dec 27 20:50:32 2007
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?