⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 generalub1.vo

📁 飞机电气检测的界面程序设计
💻 VO
📖 第 1 页 / 共 4 页
字号:
// Copyright (C) 1991-2007 Altera Corporation
// Your use of Altera Corporation's design tools, logic functions 
// and other software and tools, and its AMPP partner logic 
// functions, and any output files from any of the foregoing 
// (including device programming or simulation files), and any 
// associated documentation or information are expressly subject 
// to the terms and conditions of the Altera Program License 
// Subscription Agreement, Altera MegaCore Function License 
// Agreement, or other applicable license agreement, including, 
// without limitation, that your use is for the sole purpose of 
// programming logic devices manufactured by Altera and sold by 
// Altera or its authorized distributors.  Please refer to the 
// applicable agreement for further details.

// VENDOR "Altera"
// PROGRAM "Quartus II"
// VERSION "Version 7.1 Build 156 04/30/2007 SJ Full Version"

// DATE "12/27/2007 20:50:41"

// 
// Device: Altera EPM7032SLC44-10 Package PLCC44
// 

// 
// This Verilog file should be used for PrimeTime (Verilog) only
// 

`timescale 1 ps/ 1 ps

module generalUb1 (
	bse,
	bte,
	addressA,
	addressB,
	addressC,
	kle);
input 	bse;
input 	[3:1] bte;
input 	[6:1] addressA;
input 	[6:1] addressB;
input 	[6:1] addressC;
output 	[10:1] kle;

wire gnd = 1'b0;
wire vcc = 1'b1;

// synopsys translate_off
initial $sdf_annotate("generalUb1_v.sdo");
// synopsys translate_on

wire \addressA[2]~dataout ;
wire \addressA[3]~dataout ;
wire \addressA[4]~dataout ;
wire \addressA[5]~dataout ;
wire \bse~dataout ;
wire \addressA[6]~dataout ;
wire \addressB[6]~dataout ;
wire \addressB[5]~dataout ;
wire \addressB[2]~dataout ;
wire \addressB[3]~dataout ;
wire \addressB[4]~dataout ;
wire \bte[3]~dataout ;
wire \bte[2]~dataout ;
wire \kle~3294_dataout ;
wire \addressC[5]~dataout ;
wire \addressC[6]~dataout ;
wire \bte[1]~dataout ;
wire \addressC[2]~dataout ;
wire \addressC[3]~dataout ;
wire \kle~3295_dataout ;
wire \kle~3299_dataout ;
wire \kle~3300_dataout ;
wire \kle~3301_dataout ;
wire \kle~3305_dataout ;
wire \kle~3306_dataout ;
wire \kle~3312_dataout ;
wire \kle~3318_dataout ;
wire \kle~3319_dataout ;
wire \kle~3320_dataout ;
wire \addressC[4]~dataout ;
wire \kle~3321_dataout ;
wire \kle~3327_dataout ;
wire \kle~3329_dataout ;
wire \kle~3335_dataout ;
wire \kle~3342_dataout ;
wire \kle~3348_dataout ;
wire \kle~3349_dataout ;
wire \kle~3350_dataout ;
wire \kle~3356_dataout ;

wire \ALT_INV_addressA[2]~dataout ;
wire \ALT_INV_addressA[3]~dataout ;
wire \ALT_INV_addressA[4]~dataout ;
wire \ALT_INV_addressA[5]~dataout ;
wire \ALT_INV_addressA[6]~dataout ;
wire \ALT_INV_addressB[6]~dataout ;
wire \ALT_INV_addressB[5]~dataout ;
wire \ALT_INV_addressB[2]~dataout ;
wire \ALT_INV_addressB[3]~dataout ;
wire \ALT_INV_addressB[4]~dataout ;
wire \ALT_INV_bte[2]~dataout ;
wire \ALT_INV_bte[3]~dataout ;
wire \ALT_INV_addressC[4]~dataout ;
wire \ALT_INV_addressC[5]~dataout ;
wire \ALT_INV_addressC[6]~dataout ;
wire \ALT_INV_bte[1]~dataout ;
wire \ALT_INV_addressC[2]~dataout ;
wire \ALT_INV_addressC[3]~dataout ;

INV \INV_INST_addressA[2]~dataout  (
	.IN1(\addressA[2]~dataout ),
	.Y(\ALT_INV_addressA[2]~dataout ));

INV \INV_INST_addressA[3]~dataout  (
	.IN1(\addressA[3]~dataout ),
	.Y(\ALT_INV_addressA[3]~dataout ));

INV \INV_INST_addressA[4]~dataout  (
	.IN1(\addressA[4]~dataout ),
	.Y(\ALT_INV_addressA[4]~dataout ));

INV \INV_INST_addressA[5]~dataout  (
	.IN1(\addressA[5]~dataout ),
	.Y(\ALT_INV_addressA[5]~dataout ));

INV \INV_INST_addressA[6]~dataout  (
	.IN1(\addressA[6]~dataout ),
	.Y(\ALT_INV_addressA[6]~dataout ));

INV \INV_INST_addressB[6]~dataout  (
	.IN1(\addressB[6]~dataout ),
	.Y(\ALT_INV_addressB[6]~dataout ));

INV \INV_INST_addressB[5]~dataout  (
	.IN1(\addressB[5]~dataout ),
	.Y(\ALT_INV_addressB[5]~dataout ));

INV \INV_INST_addressB[2]~dataout  (
	.IN1(\addressB[2]~dataout ),
	.Y(\ALT_INV_addressB[2]~dataout ));

INV \INV_INST_addressB[3]~dataout  (
	.IN1(\addressB[3]~dataout ),
	.Y(\ALT_INV_addressB[3]~dataout ));

INV \INV_INST_addressB[4]~dataout  (
	.IN1(\addressB[4]~dataout ),
	.Y(\ALT_INV_addressB[4]~dataout ));

INV \INV_INST_bte[2]~dataout  (
	.IN1(\bte[2]~dataout ),
	.Y(\ALT_INV_bte[2]~dataout ));

INV \INV_INST_bte[3]~dataout  (
	.IN1(\bte[3]~dataout ),
	.Y(\ALT_INV_bte[3]~dataout ));

INV \INV_INST_addressC[4]~dataout  (
	.IN1(\addressC[4]~dataout ),
	.Y(\ALT_INV_addressC[4]~dataout ));

INV \INV_INST_addressC[5]~dataout  (
	.IN1(\addressC[5]~dataout ),
	.Y(\ALT_INV_addressC[5]~dataout ));

INV \INV_INST_addressC[6]~dataout  (
	.IN1(\addressC[6]~dataout ),
	.Y(\ALT_INV_addressC[6]~dataout ));

INV \INV_INST_bte[1]~dataout  (
	.IN1(\bte[1]~dataout ),
	.Y(\ALT_INV_bte[1]~dataout ));

INV \INV_INST_addressC[2]~dataout  (
	.IN1(\addressC[2]~dataout ),
	.Y(\ALT_INV_addressC[2]~dataout ));

INV \INV_INST_addressC[3]~dataout  (
	.IN1(\addressC[3]~dataout ),
	.Y(\ALT_INV_addressC[3]~dataout ));

// atom is at PIN_1
max_io \addressA[2]~I (
	.datain(gnd),
	.oe(gnd),
	.modesel(9'b101010001),
	.dataout(\addressA[2]~dataout ),
	.padio(addressA[2]));
// synopsys translate_off
// defparam \addressA[2]~I .bus_hold = "false";
// defparam \addressA[2]~I .open_drain_output = "false";
// defparam \addressA[2]~I .operation_mode = "input";
// defparam \addressA[2]~I .weak_pull_up = "false";
// synopsys translate_on

// atom is at PIN_44
max_io \addressA[3]~I (
	.datain(gnd),
	.oe(gnd),
	.modesel(9'b101010001),
	.dataout(\addressA[3]~dataout ),
	.padio(addressA[3]));
// synopsys translate_off
// defparam \addressA[3]~I .bus_hold = "false";
// defparam \addressA[3]~I .open_drain_output = "false";
// defparam \addressA[3]~I .operation_mode = "input";
// defparam \addressA[3]~I .weak_pull_up = "false";
// synopsys translate_on

// atom is at PIN_43
max_io \addressA[4]~I (
	.datain(gnd),
	.oe(gnd),
	.modesel(9'b101010001),
	.dataout(\addressA[4]~dataout ),
	.padio(addressA[4]));
// synopsys translate_off
// defparam \addressA[4]~I .bus_hold = "false";
// defparam \addressA[4]~I .open_drain_output = "false";
// defparam \addressA[4]~I .operation_mode = "input";
// defparam \addressA[4]~I .weak_pull_up = "false";
// synopsys translate_on

// atom is at PIN_4
max_io \addressA[5]~I (
	.datain(gnd),
	.oe(gnd),
	.modesel(9'b101010001),
	.dataout(\addressA[5]~dataout ),
	.padio(addressA[5]));
// synopsys translate_off
// defparam \addressA[5]~I .bus_hold = "false";
// defparam \addressA[5]~I .open_drain_output = "false";
// defparam \addressA[5]~I .operation_mode = "input";
// defparam \addressA[5]~I .weak_pull_up = "false";
// synopsys translate_on

// atom is at PIN_6
max_io \bse~I (
	.datain(gnd),
	.oe(gnd),

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -