📄 test.fit.eqn
字号:
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[16] = WB1_q_b[0]_PORT_B_data_out_reg[16];
--WB1_q_b[20] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[20] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[20] = WB1_q_b[0]_PORT_B_data_out_reg[20];
--WB1_q_b[24] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[24] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[24] = WB1_q_b[0]_PORT_B_data_out_reg[24];
--WB1_q_b[28] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[28] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[28] = WB1_q_b[0]_PORT_B_data_out_reg[28];
--WB1_q_b[31] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[31] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[31] = WB1_q_b[0]_PORT_B_data_out_reg[31];
--WB1_q_b[30] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[30] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[30] = WB1_q_b[0]_PORT_B_data_out_reg[30];
--WB1_q_b[29] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[29] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[29] = WB1_q_b[0]_PORT_B_data_out_reg[29];
--WB1_q_b[27] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[27] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_read_enable = VCC;
WB1_q_b[0]_PORT_B_read_enable_reg = DFFE(WB1_q_b[0]_PORT_B_read_enable, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_clock_0 = GLOBAL(L1L2);
WB1_q_b[0]_clock_1 = GLOBAL(C1L5);
WB1_q_b[0]_clock_enable_0 = GND;
WB1_q_b[0]_clock_enable_1 = D1_ram1_ren;
WB1_q_b[0]_PORT_B_data_out = MEMORY(WB1_q_b[0]_PORT_A_data_in_reg, , WB1_q_b[0]_PORT_A_address_reg, WB1_q_b[0]_PORT_B_address_reg, WB1_q_b[0]_PORT_A_write_enable_reg, WB1_q_b[0]_PORT_B_read_enable_reg, , , WB1_q_b[0]_clock_0, WB1_q_b[0]_clock_1, WB1_q_b[0]_clock_enable_0, WB1_q_b[0]_clock_enable_1, , );
WB1_q_b[0]_PORT_B_data_out_reg = DFFE(WB1_q_b[0]_PORT_B_data_out, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[27] = WB1_q_b[0]_PORT_B_data_out_reg[27];
--WB1_q_b[26] is ram_4_32:inst1|altsyncram:altsyncram_component|altsyncram_c9h1:auto_generated|q_b[26] at M4K_X52_Y29
WB1_q_b[0]_PORT_A_data_in = BUS(sd2_dat[0], sd2_dat[1], sd2_dat[2], sd2_dat[3]);
WB1_q_b[0]_PORT_A_data_in_reg = DFFE(WB1_q_b[0]_PORT_A_data_in, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_A_address = BUS(D1_ram_address[0], D1_ram_address[1], D1_ram_address[2], D1_ram_address[3], D1_ram_address[4], D1_ram_address[5], D1_ram_address[6]);
WB1_q_b[0]_PORT_A_address_reg = DFFE(WB1_q_b[0]_PORT_A_address, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
WB1_q_b[0]_PORT_B_address = BUS(P1_address[0], P1_address[1], P1_address[2], P1_address[3]);
WB1_q_b[0]_PORT_B_address_reg = DFFE(WB1_q_b[0]_PORT_B_address, WB1_q_b[0]_clock_1, , , WB1_q_b[0]_clock_enable_1);
WB1_q_b[0]_PORT_A_write_enable = VCC;
WB1_q_b[0]_PORT_A_write_enable_reg = DFFE(WB1_q_b[0]_PORT_A_write_enable, WB1_q_b[0]_clock_0, , , WB1_q_b[0]_clock_enable_0);
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -