📄 protect.rpt
字号:
Project Informationc:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 03/06/2006 17:15:12
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
protect EPM7032SLC44-5 4 1 0 10 5 31 %
User Pins: 4 1 0
Project Informationc:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Pin or logic cell assignment ignored for chip assigned to AUTO
Project Informationc:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'cp' chosen for auto global Clock
Project Informationc:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
protect@33 protect@LC22 divi_cp
protect@8 protect@40 guarder_out
Project Informationc:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
** FILE HIERARCHY **
|lpm_add_sub:128|
|lpm_add_sub:128|addcore:adder|
|lpm_add_sub:128|addcore:adder|addcore:adder0|
|lpm_add_sub:128|altshift:result_ext_latency_ffs|
|lpm_add_sub:128|altshift:carry_ext_latency_ffs|
|lpm_add_sub:128|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:129|
|lpm_add_sub:129|addcore:adder|
|lpm_add_sub:129|addcore:adder|addcore:adder0|
|lpm_add_sub:129|altshift:result_ext_latency_ffs|
|lpm_add_sub:129|altshift:carry_ext_latency_ffs|
|lpm_add_sub:129|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:130|
|lpm_add_sub:130|addcore:adder|
|lpm_add_sub:130|addcore:adder|addcore:adder0|
|lpm_add_sub:130|altshift:result_ext_latency_ffs|
|lpm_add_sub:130|altshift:carry_ext_latency_ffs|
|lpm_add_sub:130|altshift:oflow_ext_latency_ffs|
Device-Specific Information:c:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
protect
***** Logic for device 'protect' compiled without errors.
Device: EPM7032SLC44-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
g
u
a
R r
h c E d
e u v S e
a r o E r
t r l R _
_ _ _ V G G G G V o
i i i C N N N c N E u
n n n C D D D p D D t
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | RESERVED
RESERVED | 8 38 | #TDO
RESERVED | 9 37 | RESERVED
GND | 10 36 | RESERVED
RESERVED | 11 35 | VCC
RESERVED | 12 EPM7032SLC44-5 34 | RESERVED
#TMS | 13 33 | RESERVED
RESERVED | 14 32 | #TCK
VCC | 15 31 | RESERVED
RESERVED | 16 30 | GND
RESERVED | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R R R R R
E E E E N C E E E E E
S S S S D C S S S S S
E E E E E E E E E
R R R R R R R R R
V V V V V V V V V
E E E E E E E E E
D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information:c:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
protect
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 5/16( 31%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 10/16( 62%) 3/16( 18%) 5/16( 31%) 12/36( 33%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 8/32 ( 25%)
Total logic cells used: 10/32 ( 31%)
Total shareable expanders used: 5/32 ( 15%)
Total Turbo logic cells used: 10/32 ( 31%)
Total shareable expanders not available (n/a): 0/32 ( 0%)
Average fan-in: 3.80
Total fan-in: 38
Total input pins required: 4
Total fast input logic cells required: 0
Total output pins required: 1
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 10
Total flipflops required: 9
Total product terms required: 24
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 5
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information:c:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
protect
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 cp
5 (2) (A) INPUT 0 0 0 0 0 0 1 curr_in
6 (3) (A) INPUT 0 0 0 0 0 1 0 heat_in
4 (1) (A) INPUT 0 0 0 0 0 1 0 vol_in
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information:c:\software\project_beijing\cpld_v1.1\pwm_verilog hdl_v1.1\protect.rpt
protect
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
40 18 B FF + t 4 0 0 2 3 0 0 guarder_out
Code:
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -