📄 vgavga.par
字号:
Release 9.2i par J.36Copyright (c) 1995-2007 Xilinx, Inc. All rights reserved.LAN-B91AC19D111:: Sun Jun 01 01:44:18 2008par -w -intstyle ise -ol std -t 1 vgavga_map.ncd vgavga.ncd vgavga.pcf Constraints file: vgavga.pcf.Loading device for application Rf_Device from file '3s200.nph' in environment E:\Program Files\xp\Xilinx92i. "vgavga" is an NCD, version 3.1, device xc3s200, package ft256, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For
the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high". For a
balance between the fastest runtime and best performance, set the effort level to "med".Device speed data version: "PRODUCTION 1.39 2007-04-13".Device Utilization Summary: Number of BUFGMUXs 2 out of 8 25% Number of DCMs 1 out of 4 25% Number of External IOBs 8 out of 173 4% Number of LOCed IOBs 8 out of 8 100% Number of Slices 20 out of 1920 1% Number of SLICEMs 0 out of 960 0%Overall effort level (-ol): Standard Placer effort level (-pl): High Placer cost table entry (-t): 1Router effort level (-rl): Standard Starting PlacerPhase 1.1Phase 1.1 (Checksum:9896f2) REAL time: 1 secs Phase 2.7Phase 2.7 (Checksum:1312cfe) REAL time: 1 secs Phase 3.31Phase 3.31 (Checksum:1c9c37d) REAL time: 1 secs Phase 4.2.Phase 4.2 (Checksum:26259fc) REAL time: 1 secs Phase 5.8........Phase 5.8 (Checksum:9b3ef2) REAL time: 3 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 3 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 3 secs Phase 8.5Phase 8.5 (Checksum:4c4b3f8) REAL time: 3 secs REAL time consumed by placer: 3 secs CPU time consumed by placer: 3 secs Writing design to file vgavga.ncdTotal REAL time to Placer completion: 3 secs Total CPU time to Placer completion: 3 secs Starting RouterPhase 1: 131 unrouted; REAL time: 4 secs Phase 2: 109 unrouted; REAL time: 4 secs Phase 3: 40 unrouted; REAL time: 4 secs Phase 4: 40 unrouted; (634) REAL time: 4 secs Phase 5: 42 unrouted; (0) REAL time: 4 secs Phase 6: 0 unrouted; (99) REAL time: 4 secs Phase 7: 0 unrouted; (99) REAL time: 4 secs Updating file: vgavga.ncd with current fully routed design.Phase 8: 0 unrouted; (0) REAL time: 4 secs Phase 9: 0 unrouted; (0) REAL time: 4 secs Total REAL time to Router completion: 4 secs Total CPU time to Router completion: 4 secs Partition Implementation Status------------------------------- No Partitions were found in this design.-------------------------------Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+| clk | BUFGMUX2| No | 16 | 0.039 | 1.050 |+---------------------+--------------+------+------+------------+-------------+* Net Skew is the difference between the minimum and maximum routingonly delays for the net. Note this is different from Clock Skew whichis reported in TRCE timing report. Clock Skew is the difference betweenthe minimum and maximum path delays which includes logic delays. The Delay Summary ReportThe NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0 The AVERAGE CONNECTION DELAY for this design is: 0.781 The MAXIMUM PIN DELAY IS: 1.926 The AVERAGE CONNECTION DELAY on the 10 WORST NETS is: 1.528 Listing Pin Delays by value: (nsec) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 76 47 0 0 0 0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation.------------------------------------------------------------------------------------------------------ Constraint | Check | Worst Case | Best Case | Timing | Timing | | Slack | Achievable | Errors | Score ------------------------------------------------------------------------------------------------------ Autotimespec constraint for clock net clk | SETUP | N/A| 5.125ns| N/A| 0 | HOLD | 0.992ns| | 0| 0------------------------------------------------------------------------------------------------------All constraints were met.INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the constraint does not cover any paths or that it has no requested value.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 4 secs Total CPU time to PAR completion: 4 secs Peak Memory Usage: 114 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file vgavga.ncdPAR done!
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -