fpga_uartrw.tan.summary
来自「FPGA的uart控制器的verilog源程序」· SUMMARY 代码 · 共 57 行
SUMMARY
57 行
--------------------------------------------------------------------------------------
Timing Analyzer Summary
--------------------------------------------------------------------------------------
Type : Worst-case tsu
Slack : N/A
Required Time : None
Actual Time : 5.284 ns
From : uart_rxd
To : uart_receiver:inst1|RxD_sync_inv[0]
From Clock : --
To Clock : clk
Failed Paths : 0
Type : Worst-case tco
Slack : N/A
Required Time : None
Actual Time : 10.465 ns
From : uart_transmitter:inst|state[1]
To : txd_busy_led
From Clock : clk
To Clock : --
Failed Paths : 0
Type : Worst-case th
Slack : N/A
Required Time : None
Actual Time : -5.018 ns
From : uart_rxd
To : uart_receiver:inst1|RxD_sync_inv[0]
From Clock : --
To Clock : clk
Failed Paths : 0
Type : Clock Setup: 'clk'
Slack : N/A
Required Time : None
Actual Time : 234.91 MHz ( period = 4.257 ns )
From : uart_receiver:inst1|bit_spacing[0]
To : uart_receiver:inst1|RxD_data[1]
From Clock : clk
To Clock : clk
Failed Paths : 0
Type : Total number of failed paths
Slack :
Required Time :
Actual Time :
From :
To :
From Clock :
To Clock :
Failed Paths : 0
--------------------------------------------------------------------------------------
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?