⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 top.mrp

📁 来自FPGA开发板的PS2开发源代码
💻 MRP
字号:
Release 7.1i Map H.38Xilinx Mapping Report File for Design 'top'Design Information------------------Command Line   : C:/Xilinx/bin/nt/map.exe -ise d:\parttime\for
book\例子\典型实例3.12 ps2接口控制\project\project.ise -intstyle ise -p
xc3s400-pq208-4 -cm area -pr b -k 4 -c 100 -o top_map.ncd top.ngd top.pcf Target Device  : xc3s400Target Package : pq208Target Speed   : -4Mapper Version : spartan3 -- $Revision: 1.26.6.3 $Mapped Date    : Thu May 29 23:58:44 2008Design Summary--------------Number of errors:      0Number of warnings:    3Logic Utilization:  Total Number Slice Registers:       147 out of   7,168    2%    Number used as Flip Flops:                   140    Number used as Latches:                        7  Number of 4 input LUTs:             301 out of   7,168    4%Logic Distribution:  Number of occupied Slices:                          232 out of   3,584    6%    Number of Slices containing only related logic:     232 out of     232  100%    Number of Slices containing unrelated logic:          0 out of     232    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:            346 out of   7,168    4%  Number used as logic:                301  Number used as a route-thru:          45  Number of bonded IOBs:               23 out of     141   16%    IOB Flip Flops:                     2  Number of GCLKs:                     4 out of       8   50%Total equivalent gate count for design:  3,283Additional JTAG gate count for IOBs:  1,104Peak Memory Usage:  111 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:LIT:176 - Clock buffer is designated to drive clock loads. BUFGMUX
   symbol "physical_group_XLXI_3/clk_int/XLXI_3/clk_int_BUFG" (output
   signal=XLXI_3/clk_int) has a mix of clock and non-clock loads. The non-clock
   loads are:   Pin D of XLXI_3/clk_intWARNING:LIT:175 - Clock buffer is designated to drive clock loads. BUFGMUX
   symbol "physical_group_XLXI_4/rx_released/XLXI_4/rx_released_BUFG" (output
   signal=XLXI_4/rx_released) has a mix of clock and non-clock loads. Some of
   the non-clock loads are (maximum of 5 listed):   Pin CLR of XLXI_3/state_FFd5   Pin I0 of XLXI_3/_n00161   Pin CLR of XLXI_3/clkdiv   Pin CLR of XLXI_3/clk_int   Pin CLR of XLXI_3/lcd_eWARNING:PhysDesignRules:372 - Gated clock. Clock net XLXI_3/tc_clkcnt is sourced
   by a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.Section 3 - Informational-------------------------INFO:MapLib:562 - No environment variables are currently set.INFO:MapLib:535 - The following Virtex BUFG(s) is/are being retargetted to
   Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:   BUFG symbol "XLXI_1/clk_BUFG" (output signal=XLXI_1/clk),   BUFG symbol "XLXI_3/clk_int_BUFG" (output signal=XLXI_3/clk_int),   BUFG symbol "XLXI_4/rx_released_BUFG" (output signal=XLXI_4/rx_released),   BUFGP symbol "clk_BUFGP" (output signal=clk_BUFGP)INFO:LIT:244 - All of the single ended outputs in this design are using slew
   rate limited output drivers. The delay on speed critical single ended outputs
   can be dramatically reduced by designating them as fast outputs in the
   schematic.Section 4 - Removed Logic Summary---------------------------------   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   ||                                    |         |           |             | Strength | Rate |          |          | Delay |+------------------------------------------------------------------------------------------------------------------------+| clk                                | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       || data<0>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<1>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<2>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<3>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<4>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<5>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<6>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || data<7>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || lcd_e                              | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || lcd_rs                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || lcd_rw                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<0>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<1>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<2>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<3>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<4>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<5>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<6>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || led<7>                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       || ps2ck                              | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   || ps2dk                              | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   || rst                                | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details--------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 23Number of Equivalent Gates for Design = 3,283Number of RPM Macros = 0Number of Hard Macros = 0DCIRESETs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DCMs = 0GCLKs = 4ICAPs = 018X18 Multipliers = 0Block RAMs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 99IOB Dual-Rate Flops not driven by LUTs = 0IOB Dual-Rate Flops = 0IOB Slave Pads = 0IOB Master Pads = 0IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 2IOB Flip Flops = 2Unbonded IOBs = 0Bonded IOBs = 23XORs = 45CARRY_INITs = 26CARRY_SKIPs = 0CARRY_MUXes = 45Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MUXFs = 6MULT_ANDs = 04 input LUTs used as Route-Thrus = 454 input LUTs = 301Slice Latches not driven by LUTs = 7Slice Latches = 7Slice Flip Flops not driven by LUTs = 90Slice Flip Flops = 140SliceMs = 0SliceLs = 232Slices = 232F6 Muxes = 0F5 Muxes = 6F8 Muxes = 0F7 Muxes = 0Number of LUT signals with 4 loads = 4Number of LUT signals with 3 loads = 6Number of LUT signals with 2 loads = 33Number of LUT signals with 1 load = 242NGM Average fanout of LUT = 1.79NGM Maximum fanout of LUT = 44NGM Average fanin for LUT = 3.5349Number of LUT symbols = 301

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -